# SGS-THOMSON MICROELECTRONICS

# PAL/NTSC DIGITAL ENCODER

#### ADVANCE DATA

- NTSC-M, PAL-M, PAL-B, D, G, H, I, PAL-N EASILY PROGRAMMABLE VIDEO OUTPUTS
- U/V AND Q/I MATRIXING FOR RESPEC-TIVELY PAL AND NTSC ENCODING
- DIGITAL FRAME SYNC INPUT/OUTPUT (VSYNC/ODDEVEN)
- DIGITAL FRAME SÝNC EXTRACTION FROM MULTIPLEXED 8-BIT INPUT PORT
- DIGITAL FIELD SYNC OUTPUT (FSYNC)
- DIGITAL COMPOSITE SYNC OUTPUT (VCS/HSYNC = VCS)
- DIGITAL HORIZONTAL SYNC INPUT/OUT-PUT (VCS/HSYNC = HSYNC)
- 4 SLAVE OR 2 MASTER OPERATION MODES
- DUAL MODE CCIR601/SQUARE\_PIXEL EN-CODING WITH EASILY PROGRAMMABLE COLOR SUBCARRIER FREQUENCIES
- INTERLACED OR NON-INTERLACED OPERATION MODE
- 625LINES/50Hz or 525LINES/60Hz 8-BIT MULTIPLEXED CB-Y-CR DIGITAL INPUT
- OSD INSERTION INTERFACE AND 3 x 8 x 6-BIT CLUT
- CLOSED CAPTIONING
- CGMS DATA INSERTION
- MACROVISION<sup>™</sup> COPY PROTECTION PROCESS (REVISION 6.0/6.1 AND REVI-SION 7.0) ALLOWED ON CVBS, YS & C
- LUMINANCE FILTERING WITH 2 TIMES OVER-SAMPLING AND SINX/X CORRECTION
- PROGRAMMABLE DELAY ON LUMINANCE PATH TO DIGITALLY COMPENSATE C/L DELAYS
- CHROMINANCE FILTERING WITH 4 TIMES OVERSAMPLING
- SWITCHABLE DEDICATED FILTER FOR Q COMPONENT
- 22-BIT DIRECT DIGITAL FREQUENCY SYN-THESIZER FOR COLOR SUBCARRIER MODULATION
- SERIAL INPUT FOR COLOR SUBCARRIER FREQUENCY CONTROL (CFC)
- CVBS, YS AND C SIMULTANÉOUS ANALOG OUTPUTS THROUGH 9-BIT DACS
- CONTROLLED RISE/FALL TIMES OF ANA-LOG SYNCHRONIZATION OUTPUT

- POWER-DOWN MODE AVAILABLE INDE-PENDENTLY ON EACH DAC
- 9-BIT DIGITAL INPUT FOR DIGITIZED ANA-LOG VIDEO WITH DIRECT ACCESS TO CVBS DAC
- EASILY CONTROLLED VIA I<sup>2</sup>C BUS
- 2 HARDWARE I<sup>2</sup>C CHIP ADDRESSES
- ON-CHIP COLOR BAR PATTERN GENERATOR
- HIGH TESTABILITY WITH FULL SCAN METHODOLOGY (FAULT COVERAGE 98%)
- PIN COMPATIBILITY WITH STV0116 (PAL/NTSC DIGITAL ENCODER WITH R, G, B OUTPUTS)
- APPLICATIONS : SATELLITE & CABLE DE-CODERS, MULTIMEDIA TERMINALS, DVD PLAYERS

#### DESCRIPTION

The STV0117A is a digital video device implemented in pure CMOS technology for multimedia, digital TV and computer applications.

The STV0117A converts the digital output of a Video MPEG Decoder into a standard analog baseband NTSC/PAL signal with color subcarrier modulation. The STV0117A can handle interlaced mode (with 525 or 625 line standards), or non-interlaced mode (with 524 or 624 line standards), with square or rectangular pixels encoding. The STV0117A performs closed captions and CGMS encodings and allows **MACROVISION™ 6.0/6.1 and 7.0** copy protection process. Both composite and SVHS format video signals are simultaneously issued to three analog outputs, respectively CVBS, YS and C.



Note: This device is protected by US patent numbers 4631603, 4577216 and 4819098 and other intellectual property rights. The use of Macrovision<sup>™</sup>s copy protection technology in the device must be authorized by Macrovision<sup>™</sup> and is intended for home and other limited pay-per-view uses only, unless otherwise authorized in writing by Macrovision<sup>™</sup>. Reverse engineering or disassembly is prohibited. Please contact your nearest SGS-THOMSON Microelectronics sales office for more information.

June 1996

This is advance information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

# **PIN CONNECTIONS**



0117A-01.EPS



# **PIN DESCRIPTION**

| Pin                                         | Symbol                                                                       | Туре            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------|------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                           | Gi                                                                           | Input           | Second pixel index for 3 x 1-bit OSD input.<br>Minimum OSD_pixel width is one H6OSD period.                                                                                                                                                                                                                                                                                                                                                                        |
| 2                                           | Ri                                                                           | Input           | First pixel index (MSB) for 3 x 1-bit OSD input.<br>Minimum OSD_pixel width is one H6OSD period.                                                                                                                                                                                                                                                                                                                                                                   |
| 3                                           | SCL                                                                          | Triggered Input | I <sup>2</sup> C serial clock line (internal 5-bit majority logic).                                                                                                                                                                                                                                                                                                                                                                                                |
| 4                                           | SDA                                                                          | I/O             | I <sup>2</sup> C serial data line triggered input (internal 5-bit majority logic).<br>Open drain output, minimum LOW level duration 200ns.                                                                                                                                                                                                                                                                                                                         |
| 5                                           | NRESET                                                                       | Input           | Asynchronous reset, active LOW.<br>It has priority over software reset (see I <sup>2</sup> C REGISTER4). NRESET imposes<br>default states (see I <sup>2</sup> C REGISTERS DESCRIPTION and reset procedure in<br>FUNCTIONAL DESCRIPTION).<br><b>Minimum LOW level required duration is 5 CKREF periods.</b>                                                                                                                                                         |
| 6                                           | V <sub>DDC</sub>                                                             | Supply          | Digital positive supply voltage for core (+5V).                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7                                           | VSYNC/<br>ODDEVEN                                                            | I/O             | VSYNC/ODDEVEN video frame sync signal :<br>- input in slave modes, except when SYNC is extracted from YCRCB data,<br>- output in master modes and when SYNC is extracted from YCRCB data.<br>Synchronous to rising edge of CKREF.<br>Default polarity :<br>- odd(top) field : HIGH level,<br>- even(bottom) field : LOW level.<br>Default mode is slave by ODDEVEN and HSYNC, both with rising active edge.                                                        |
| 8                                           | VCS/HSYNC                                                                    | I/O             | Composite or horizontal synchronization signal :<br>- input in one slave mode : HSYNC input (defined by sym2 = 1),<br>- output in other modes : VCS or HSYNC.<br>Synchronous to rising edge of CKREF.<br>Default polarity : leading edge of the pulse is rising<br>Default mode is slave by ODDEVEN and HSYNC, both with rising active edge.                                                                                                                       |
| 9<br>10<br>11<br>12<br>13<br>14<br>15<br>16 | YCRCB7<br>YCRCB6<br>YCRCB5<br>YCRCB4<br>YCRCB3<br>YCRCB2<br>YCRCB1<br>YCRCB0 | Input           | Time multiplexed 4:2:2 luminance and chrominance data as defined in CCIR<br>Rec601-2 and Rec656 (except for TTL input levels).<br>Timing Rec656-partII for CCIR rectangular pixels ; for square pixels data see<br>chapter DATA INPUT FORMAT in FUNCTIONAL DESCRIPTION.<br>This bus interfaces with MPEG video decoder output port.                                                                                                                                |
| 17<br>18<br>19<br>20<br>21                  | DVID0<br>DVID1<br>DVID2<br>DVID3<br>DVID4                                    | I/O             | Input (default mode) :<br>5 LSBs of digitized analog video for direct access to CVBS 9-bit DAC inputs.<br>Enabled by software or/and by hardware.<br>Tristate output for test purpose only.                                                                                                                                                                                                                                                                        |
| 22                                          | Vddp                                                                         | Supply          | Digital positive supply voltage for pad ring (+5V).                                                                                                                                                                                                                                                                                                                                                                                                                |
| 23                                          | CKREF                                                                        | Input           | Clock reference signal : rising edge is the reference for setup and hold times of all inputs, and for propagation delay of all outputs (except for SDA output). Frequency is 27MHz in CCIR601 and in square pixel mode : 24.5454MHz or 29.50MHz.                                                                                                                                                                                                                   |
| 24                                          | V <sub>SSC</sub>                                                             | Supply          | Digital ground for core.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 25<br>26<br>27<br>28                        | DVID5<br>DVID6<br>DVID7<br>DVID8                                             | I/O             | Input (default mode) : 4 MSBs of digitized analog video for direct access to CVBS 9-bit DAC inputs.<br>Enabled by software or/and by hardware.<br>Tristate output for test purpose only.                                                                                                                                                                                                                                                                           |
| 29                                          | EDVID                                                                        | Input           | <ul> <li>Hardware control signal for DVID inputs select when this control is allowed by software :</li> <li>if EDVID is HIGH level, then DVID data is enabled and DVID data is an input for CVBS 9-bit DAC,</li> <li>if EDVID is LOW level, then DVID data is disabled and DVID data is ignored for CVBS 9-bit DAC.</li> <li>When this control is disabled by software : DVID[8:0] inputs are controlled by software whatever the level on EDVID input.</li> </ul> |



# PIN DESCRIPTION (continued)

| Pin | Symbol           | Туре   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30  | CFC              | Input  | Color subcarrier frequency control line : 23-bit stream line, synchronous to CKREF.<br>In standby mode, CFC must be at HIGH level.<br>Reception starts with one LOW level bit and then a 22-bit word is received for increment of color subcarrier direct digital frequency synthesizer, and then line returns to standby mode i.e at HIGH level.<br>This real time control is enabled by software and is a color lock interface.<br>This line is ignored by default. |
| 31  | FSYNC            | Output | Field synchronization signal, synchronous to CKREF.<br>It is a horizontal sync signal generated every field beginning.<br>Default polarity is positive (like HSYNC).                                                                                                                                                                                                                                                                                                  |
| 32  | CSI2C            | Input  | Hardware I <sup>2</sup> C chip address select :<br>- when LOW, I <sup>2</sup> C chip addresses are 40 and 41 hexadecimal,<br>- when HIGH, I <sup>2</sup> C chip addresses are 42 and 43 hexadecimal.                                                                                                                                                                                                                                                                  |
| 33  | V <sub>SSA</sub> | Supply | Analog ground for 3 DACs.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 34  | V <sub>DDA</sub> | Supply | Analog positive supply voltage for 3 DACs (+5V).                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 35  | CVBS             | Output | $\begin{array}{l} \mbox{Current analog video composite signal : CVBS must be connected to analog ground over a load resistor (R_L). \\ \mbox{Between the load resistor and the video equipment, an analog low pass filter may be necessary to suppress the alias signal. \\ \mbox{CVBS amplitude is typically 2.48V}_{PP} \mbox{ on } R_L \mbox{ and is proportional to } I_{REF}. \end{array}$                                                                       |
| 36  | С                | Output | $\begin{array}{l} \mbox{Current analog chrominance signal : S-VHS output for a VCR or a TV set. \\ \mbox{C must be connected to analog ground over a load resistor (R_L). \\ \mbox{Between the load resistor and the video equipment, an analog low pass filter may be necessary to suppress the alias signal. \\ \mbox{C amplitude is typically 1.6V} \end{tabular} \label{eq:star}$                                                                                 |
| 37  | I <sub>REF</sub> | Input  | Reference current source for the 3 x 9-bit DACs CVBS,YS,C.<br>$I_{REF}$ must be connected to analog ground over a reference resistor ( $R_{REF}$ ).<br>$I_{REF}$ range is from 2 up to 6mA.                                                                                                                                                                                                                                                                           |
| 38  | YS               | Output | Current analog luminance with composite synchronization signal : S-VHS output for a VCR or a TV set.<br>YS must be connected to analog ground over a load resistor (R <sub>L</sub> ).<br>Between the load resistor and the video equipment, an analog low pass filter may be necessary to suppress the alias signal.<br>YS amplitude is typically 2.0V <sub>PP</sub> on R <sub>L</sub> and is proportional to I <sub>REF</sub> .                                      |
| 39  | TESTAUTO         | Input  | Hardware autotest mode control, active HIGH.<br>TESTAUTO input forces the master mode with color bar pattern outputs.                                                                                                                                                                                                                                                                                                                                                 |
| 40  | V <sub>SSP</sub> | Supply | Digital ground for pad ring.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 41  | H6OSD            | Output | CKREF/4 clock signal for external OSD generator clock output stage.<br>Synchronous to CKREF and controlled by software : inactive by default (LOW level).                                                                                                                                                                                                                                                                                                             |
| 42  | TESTSCAN         | Input  | Full scan test mode control, active HIGH.<br>TESTSCAN must be grounded for normal operation.                                                                                                                                                                                                                                                                                                                                                                          |
| 43  | FB               | Input  | Fast blanking signal to control 3x1bit OSD inputs, active HIGH.<br>Synchronous to H6OSD or CKREF.<br>FB must be LOW level in autotest mode.                                                                                                                                                                                                                                                                                                                           |
| 44  | Bi               | Input  | Third pixel index (LSB) for 3 x 1-bit OSD input.<br>Minimum OSD_pixel width is one H6OSD period.                                                                                                                                                                                                                                                                                                                                                                      |





# **BLOCK DIAGRAM**



**5**7.

5/48

#### FUNCTIONAL DESCRIPTION

The STV0117A can operate either in slave mode by locking onto a vertical parity synchronization signal received from MPEG video decoder, or in master mode by supplying the sync signal to this device.

By using an I<sup>2</sup>C bus, it is allowed to control the following main functions:

- selection of the standard,
- synchronization mode and polarity,
- CCIR601 or square pixel data format,
- interlaced or non-interlaced mode,
- reset of the synchronization,
- luminance delay adjustment,
- chrominance filter selection,

#### Figure 1 : Data Input Format

- reset of the oscillator,
- subcarrier phase and frequency adjustment,
- color killer,
- closed captions and CGMS encodings,
- MACROVISION<sup>TM</sup> 6.0/6.1 and 7.0 copy protection processing,
- OSD insertion,
- power-down mode for each DAC.

#### 1 - Data Input Format

The digital input is a time multiplexed [[CB,Y,CR], Y], 8-bit stream. Input samples are taken into account on the rising edge of CKREF clock input signal (see **Figure 1**).

0117A-03.EPS



Note: The burst envelope shown here indicates the location from which the first subcarrier positive zero crossing is seeked (with respect to the  $0_H$  reference). The normal burst always start with such a positive zero crossing.



6/48

Dual mode CCIR601/square\_pixelencoding is performed with semi-automatic programmation of subcarrier frequencies from master clock (CKREF) as shown in **Table 1**.

| Table ' | 1 |
|---------|---|
|---------|---|

| Standard                       | Application                | CKREF<br>Frequency<br>(MHz) | Pixel Rate<br>(MHz) | Field Rate<br>(Hz) | Vertical<br>Resolution |
|--------------------------------|----------------------------|-----------------------------|---------------------|--------------------|------------------------|
| PAL-B, D,<br>G, H, I,<br>PAL-N | CCIR601                    | 27                          | 13.5                | 50                 | 625                    |
| NTSC-M,<br>PAL-M               | CCIR601                    | 27                          | 13.5                | 60                 | 525                    |
| PAL-B, D,<br>G, H, I,<br>PAL-N | Square Pixel<br>(graphics) | 29.50                       | 14.75               | 50                 | 625                    |
| NTSC-M,<br>PAL-M               | Square Pixel (graphics)    | 24.5454                     | 12.2727             | 60                 | 525                    |

The input pixel data for STV0117A has an integer relationship to the number of clock cycles per horizontal line as detailed in **Table 2**.

Table 2

| Standard                    | Application                | Pixel Clock<br>(MHz) | Total Pixels<br>per Line | Active Pixels<br>per Line |
|-----------------------------|----------------------------|----------------------|--------------------------|---------------------------|
| PAL-B, D, G, H, I,<br>PAL-N | CCIR601                    | 13.5                 | 864                      | 720                       |
| NTSC-M, PAL-M               | CCIR601                    | 13.5                 | 858                      | 720                       |
| PAL-B, D, G, H, I,<br>PAL-N | Square Pixel (graphics)    | 14.75                | 944                      | 768                       |
| NTSC-M, PAL-M               | Square Pixel<br>(graphics) | 12.2727              | 780                      | 640                       |

Square pixel and/or non-interlaced modes are updated on the beginning of the frame (see Figure 2).

Figure 2 : Square Pixel and/or Non-interlaced Mode Switch



Notes: 1. These diagrams are valid with contents of "delay" and "synchro-delay" registers equal to default value.
2. If on-the-fly format changing is required, clock switching must be synchronized onto the start of frame as shown in the above waveforms. Internally, "sqpix" and "nintrl" bits update is taken into account on beginning of new frame.



In non-interlaced mode, it is a 624/2 = 312 line mode or a 524/2 = 262 line mode with waveforms like the first field of CCIR or SMPTE specifications (see **Figures 3 to 10**).



**Figure 3** : Interlaced Mode (nintrl =  $0 - I^2C$ ) - Master Mode





Notes: 1. These diagrams are valid for sys0 = 1 and sys1 = 0 in Register 0 (i.e. synchro active edges defined as rising).
2. In slave mode, only one edge (the "active edge") of the incoming ODDEVEN is taken into account for synchronization. The "non-active edge" is not critical and its position may differ by up to half a line from the location shown in master mode.



Figure 5 : NTSC-M Typical VBI Waveforms (interlaced mode) (SMPTE-525 line numbering convention)









Figure 7 : PAL-M Typical VBI Waveforms (interlaced mode) (CCIR-525 line numbering convention)









Figure 9 : PAL-BGHI Typical VBI Waveforms (interlaced mode) (CCIR-625 line numbering convention)



#### Figure 10: PAL-BGHI Typical VBI Waveforms (non-interlaced mode) ("CCIR-like" line numbering convention)





#### 2 - Video Timing

The STV0117A outputs interlaced or non-interlaced video in PAL-B, D, G, H, I, PAL-N, PAL-M or NTSC-M standards.

The 8 field (for PAL) or 4 field (for NTSC) burst sequences are internally generated, with CKREF as reference.

Rise and fall times of synchronization tip, blanking and burst envelope are internally controlled according to the composite video specification.

Lines inside Vertical Interval are blanked and others included in Blanking Interval can be blanked via I<sup>2</sup>C controls (not assumed by default).

The **complete Vertical Blanking Interval** corresponds to the following lines :

- in 525/60 system : lines 1-19 and 2nd half of line 263 to line 282 (SMPTE line number convention),
- in 625/50 system : 2nd half of line 623 to line 22 and lines 311-335 (CCIR line number convention).

Video half lines are assumed only when preceding Vertical Interval. This is the case for the following lines :

- in 525/60 system : line 263 (SMPTE line number convention),
- in 625/50 system : line 623 (CCIR line number convention).

The 'partial' VBI consists of :

- for 525/60 systems (SMPTE line numbering convention) : lines 1 to 9 and second half of line 263 to line 272.
- for 625/50 systems (CCIR line numbering convention): second half of line 623 to line 5 and lines 311 to 318.

In a CCIR656 compliant digital TV line, the "active" portion of the line is the portion included between the SAV (Start of Active Video) and EAV (End of Active Video) words.

However, this digital active line starts somewhat earlier and may end slightly later than the active line usually defined by analogue standards. The approach retained in the STV0117A is to encode the full digital line. Thus, the output waveform will reflect the full YCRCB stream included between SAV and EAV as **Figure 1** reflects. Should it be absolutely necessary to obtain an analogue active line that starts later than the digital active line, a solution is to input a YCRCB stream that starts with samples at black level after the SAV word.

Autotest mode is operating when allowed by TESTAUTO Pin (HIGH level) or by I<sup>2</sup>C programming. This mode is a master mode which encodes a color bar pattern in the appropriate selected standard (see **Figure 11**).

Figure 11 : Video Timing - Master Mode = Autotest Mode - NTSC - CVBS Signal



#### 3 - Reset Procedure

A hardware reset is performed by grounding the Pin NRESET. This will set the STV0117A in slave mode driven by ODDEVEN and HSYNC input Pins, in NTSC-M standard, with CCIR601 rectangular pixel and interlaced mode encoding.

After power-on reset, **MACROVISION**<sup>™</sup> copy protection process is disabled and no closed captions or CGMS are encoded; then, any I<sup>2</sup>C bus programming and/or software reset will set the STV0117A in a customized operation mode in a partially or fully automatic way. A few I<sup>2</sup>C registers are never reset, their contents is unknown until the first loading (see I<sup>2</sup>C REGISTERS DESCRIPTION).

During reset hardware operation and after reset released, all digital I/O stages are set to input mode. This is the case for VSYNC/ODDEVEN, HSYNC signals and DVID[8:0] data.

It is also possible to perform a software reset by setting bit "softrst" in register 4. The IC's response in that case is similar to its response after a hardware reset, except that control and configuration registers are not altered (register 0 to 4).



#### 4 - Master Mode

After a software reset, the synchronization generator starts counting the CKREF clock pulses and provides a complete repetitive composite synchronization pulse sequence. In that mode, the time base of the circuit runs continuously.

This is a 4 field sequence in NTSC-M and a 8 field sequence in PAL.

Whatever the standard, ODDEVEN signal and

composite or horizontal synchronization signal (VCS/HSYNC Pin) are delivered to control an MPEG video decoder.

Non-interlaced and/or square pixel encoding is performed when selected by programmation.

The timings of sync signals depend on whether or not square pixel or non-interlaced modes have been selected and are also affected by the "delayregisters" and "synchro-delay-registers" (see Figure 12).





Notes : 1. These diagrams are valid when delay registers not loaded (default values) : If delay register value < 0, then ODDEVEN edge is shifted left, else ODDEVEN edge is shifted right. If synchro\_delay register value < 0, then HSYNC and FSYNC edges are shifted right, else they are shifted left.

2. Master signal goes to 1 when soft/hard autotest mode or master mode is selected.

3. To keep the CB, Y, CR sequence correct, synchro-delay register must be changed four steps by four steps.



14/48

#### FUNCTIONAL DESCRIPTION (continued)

#### 5 - Slave Modes

A number of slave modes are available: ODDE-VEN+HSYNC based (line-based sync), VSYNC+HSYNC based (another type of linebased sync), ODDEVEN-only based (frame-based sync), or sync-in-data based (frame locked).

ODDEVEN refers to an odd/even (also known as top/bottom) field flag, HSYNC is a line sync signal, VSYNC is a vertical sync signal. Their waveforms are depicted in Figure. 13.

#### 5.1 - Synchronization onto a line sync signal 5.1.1 - HSYNC+ODDEVEN Based Synchronization

Synchronization is performed on a line-by-line basis by locking onto incoming ODDEVEN and HSYNC signals. Refer to Figure 14 for waveforms and timings. The polarities of the active edges of HSYNC and ODDEVEN are programmable.

The first active edge of ODDEVEN initializes the internal line counter but encoding of the first line does not start until an HSYNC active edge is detected (at the earliest, HSYNC may transition at the same time as ODDEVEN). At that point, the internal sample counter is initialized and encoding of the first line starts. Then, encoding of each subsequent line is individually triggered by HSYNC active edges. The phase relationship between HSYNC and the incoming YCrCB data must be such that the first clock rising edge following the HSYNC active edge samples "Cb" (i.e. a 'blue' chroma sample within the YCrCb stream).

The STV0117A is thus fully slaved to the HSYNC signal, which means that lines may contain more or less samples than usual.

- If the digital line is shorter than (or equal to) its nominal value: the sample counter is re-initialized when the HSYNC arrives and all internal synchronization signals are re-initialized. In this case, the last pixels of the digital line are not encoded, however these pixels are not part of the displayable analog line and the encoded video is within the analog video requirements.
- If the digital line is longer than its nominal value : the sample counter is stopped when it reaches its nominal end-of-line value and waits for the 'late' HSYNC before reinitializing.

The field counter is incremented on each OD-DEVEN transition. The line counter is reset on each active edge of ODDEVEN.





ODDEVEN only slave mode, only one edge ("the active edge") of the incoming ODDEVEN is taken into account for synchronization. Notes: 1. The "non-active" edge (2nd edge on this drawing) is not critical and its position may differ by H/2 from the location shown The HSYNC pulse width indicated is valid when the STV0117A supplies HSYNC. In those slave modes where it receives HSYNC, only the edge defined as active is relevant, and the width of the HSYNC pulse it receives is not critical (provided it is more than 10 clock cycles)





577

2. Caution : Delay registers value does not allow to shift YCrCb incoming data with reference to HSYNC input, but allows to shift analogue outputs with reference to digital input Video.

SGS-THOMSON

#### 5.1.2 HSYNC+VSYNC based synchronization

Synchronization is performed on a line-by-line basis by locking onto incoming VSYNC and HSYNC signals. Refer to Figure 15 for waveforms and timings. The polarities of HSYNC and VSYNC are programmable. The incoming VSYNC signal is immediately transformed into a waveform identical to the odd/even waveform of an ODDEVEN signal, which is passed on to the core of the circuit. Therefore the behaviour of the core is identical to that described above for ODDEVEN+HSYNC based synchronization. Again, the phase relationship between HSYNC and the incoming YCrCb data must be such that the first clock rising edge following the HSYNC active edge samples "Cb" (i.e. a 'blue' chroma sample within the YCrCb stream).

#### 5.2 Synchronization onto a frame sync signal

Synchronization is performed on a frame-by-frame basis by locking onto an incoming ODDEVEN signal. A line sync signal is derived internally and is also issued to the outside as HSYNC. Refer to Figure 16 for waveforms and timings. The phase relationship between ODDEVEN and the incoming YCrCB data must be such that the first clock rising edge following the ODDEVEN active edge samples "Cb" (i.e. a 'blue' chroma sample within the YCrCb stream).

The first active edge of ODDEVEN triggers generation of the analogue sync signals and encoding of the incoming video data. Frames being supposed to be of constant duration, the next ODDEVEN active transition is expected at a precise time after the last ODDEVEN detected.

So, once an active ODDEVEN edge has been detected, checks that the following ODDEVEN are present at the expected instants are performed.

Encoding and analogue sync generation carry on unless three successive fails of these checks occur.

Figure 15 : HSYNC + VSYNC Based Slave Mode Sync Signals



The active edges of HSYNC and VSYNC should normally be simultaneous. It is permissible that HSYNC transitions befor VSYNC, but VSYNC must not transition before HSYNC. Notes: 1.

<sup>2.</sup> The STV0117A always expects a "Cb" sample immediately after the HSYNC active edge.



#### Figure 16 : Slave Mode, Synchro by ODDEVEN



In that case, three behaviours are possible, according to the configuration programmed (Reg. 1-2):

- if 'free-run' is enabled, the STV0117A carries on outputting the digital line sync HSYNC and generating analogue video just as though the expected ODDEVEN edge had been present. However, it will re-synchronize onto the next ODDEVEN active edge detected, whatever its location.
- if 'free-run' is disabled but the bit 'syncok' is set in the configuration registers, the STV0117A sets the active portion of the TV line to black level but carries on outputting the analogue sync tips (on Ys and CVBS) and the digital line sync signal HSYNC. (When programmed, Macrovision<sup>TM</sup> pseudo-sync pulses are also present in the analogue sync waveform).
- if 'free-run' is disabled and the bit 'syncok' is not set, all analogue video is at black level and neither analogue sync tips nor digital line sync are output.

Note that this mode is a frame-based sync mode, as opposed to a field-based sync mode, that is, only one type of edge (rising or falling, according to programming) is of interest to the STV0117A, the other one is ignored.

# 5.3 Synchronization onto data-embedded sync words

Synchronization is performed by extracting the 1-to-0 transitions of the 'F' flag (end-of-frame) from the 'EAV' (End-of-Active Video) sequence embedded within CCIR656 / D1 compliant digital video streams. Both a frame sync signal and a line sync signal are derived and are made available externally as ODDEVEN and HSYNC.

Refer to **Figure 17** for waveforms and timings. The first successful detection of the 'F' flag triggers generation of the analogue sync signals and encoding of the incoming video data. Frames being supposed to be of constant duration, the next EAV word containing the 'F' flag is expected at a precise time after the latest detection.

So, once an active 'F' flag has been detected, checks that the following flags are present within the incoming video stream at the expected times are performed.

Encoding and analogue sync generation carry on unless three successive fails of these checks occur.

In that case, three behaviours are possible, according to the configuration programmed :

- if 'free-run' is enabled, the STV0117A carries on generating the digital frame and line syncs (OD-DEVEN and HSYNC) and generating analogue video just as though the expected 'F' flag had been present. However, it will re-synshronize onto the next 'F' flag detected within the incoming CCIR656/D1 video stream.
- if 'free-run' is disabled but the bit 'syncok' is set in the configuration registers, the STV0117A sets the active portion of the TV line to black level but carries on outputting the analogue sync tips (on Ys and CVBS) and the digital frame and line sync signals ODDEVEN and HSYNC. (When programmed, Macrovision<sup>TM</sup> pseudo-sync pulses are also present in the analogue sync waveform).
- if 'free-run' is disabled and the bit 'syncok' is not set, all analogue video is at black level and neither analogue sync tips nor digital frame/line sync are output.

The SAV and EAV words are Hamming-decoded. After detection of two successive errors, a bit is set in the status register to inform the micro-controller of the poor transmission quality.

Figure 17 : Slave Mode, Synchro by F (extracted from EAV)<sup>(1)</sup>



Note: 1. Diagram valid if both registers delay and synchro-delay are not loaded (default values).

16/48



#### 6 - Chrominance Encoding

nance Q/I matrix for NTSC-M or a U/V matrix for PAL. U/V or Q/I components are band limited to 1.8MHz The Q/I or U/V signals are then band limited according to CCIR Rec624 and interpolated at CKREF clock rate. This processing makes easier the filtering only to 0.5MHz (see bits filred (Register 1) and for D/A conversion and allows a more accurate encoding.





Figure 20 : Chroma Filters



Note : Those filter curves include the sinX/X attenuation of DACs.

The demultiplexed CB, CR samples feed a chromi- For modulation with the color subcarrier signal, the (mainly for data issued from a graphics source) or 1.3MHz with the possibility to reduce filtering of Q filredq (Register 4)). See Figures 18, 19, 20 and 21 for curves of the different filters.

Figure 19 : Chroma Q Filter (zoom)







#### 7 - Color Subcarrier Generator

A Direct Digital Frequency Synthesizer (DDFS), using a 22-bit phase accumulator, generates the required color subcarrier frequency. This oscillator feeds a quadrature modulator which modulates the baseband chrominance signal components.

Color subcarrier frequency is computed according to the following equation :

 $Fsc = (22-bit increment word/2^{22}) \times CKREF$ 

The phase and frequency of the color subcarrier can be adjusted by software.

The external clock is considered to be sufficiently stable to ensure correct encoding.

When performing external Gen-locking, the frequency reference of the generated clock may slightly deviate depending on the line length measurement. To prevent this drift from corrupting the colors, the color subcarrier frequency control line (CFC Pin) can be used to update the 22-bit increment of the DDFS and keep the color subcarrier stable (see **Figure 22**).

Internal I<sup>2</sup>C options provide a reset of color subcarrier phase every 2, 4 or 8 fields to compensate for any drift introduced by the finite accuracy of the calculations.

#### 8 - Burst Insertion

The start time of the color burst is at the positive zero crossing of the color subcarrier sinusoïdal waveform that follows a burst window. This window location is given in **Table 3**.

The first and last half cycles have a reduced amplitude so that the burst envelope starts and ends smoothly.

#### Table 3

| Standard                    | Application                | CKREF<br>Frequency<br>(MHz) | Burst<br>Window<br>Location<br>from 0H |
|-----------------------------|----------------------------|-----------------------------|----------------------------------------|
| PAL-B, D, G, H, I,<br>PAL-N | CCIR601                    | 27                          | +151 CKREF<br>periods                  |
| NTSN-M                      | CCIR601                    | 27                          | +137 CKREF<br>periods                  |
| PAL-M                       | CCIR601                    | 27                          | +146 CKREF<br>periods                  |
| PAL-B, D, G, H, I,<br>PAL-N | Square Pixel<br>(Graphics) | 29.50                       | +169 CKREF<br>periods                  |
| NTSN-M,<br>PAL-M            | Square Pixel (Graphics)    | 24.5454                     | +131 CKREF<br>periods                  |

The burst is inserted for 9 (M and PAL-N standards) or 10 (PAL-B, D, G, H, I) subcarrier cycles.

Phase shift is directly performed within the DDFS during the burst insertion as specified in **Table 4**.

#### Table 4

| Standard          | Subcarrier<br>Freq. (MHz)<br>CCIR601/<br>Square Pixel | Phase Shift<br>per Line<br>(Degrees) |  |
|-------------------|-------------------------------------------------------|--------------------------------------|--|
| PAL-B, D, G, H, I | 4.43361875                                            | -90 (plus line alternance)           |  |
| PAL-N             | 3.5820558                                             | +90 (plus line alternance)           |  |
| NTSC-M            | 3.5795452                                             | +180                                 |  |
| PAL-M             | 3.57561149                                            | +90 (plus line alternance)           |  |

Note that subcarrier frequencies can readily be customized with the following procedure :

- Program the required increment in registers 10 to 12.
- Set bit "selrst" to "1" in register 2.
- Perform a software reset (register 4).

(caution : this sets back all bits from Reg 5 onwards to their default value).

It is possible to turn the burst off (no burst insertion) by setting configuration bit 'bursten' to 0 (see register 2)

# 9 - Luminance Encoding

The demultiplexed Y samples are band limited and are interpolated at CKREF clock rate. Then a gain and offset compensation is applied to the luminance signal before insertion of any closed captions data, CGMS data or **Macrovision<sup>TM</sup>** copy protection signals and synchronization pulses.

A 7.5 IRE pedestal is programmable whatever the selected standard (see I<sup>2</sup>C REGISTERS DE-SCRIPTION - Register 1).

The interpolation filter compensates the sinx/x attenuation of D/A conversion and greatly simplifies the external output stage filter (see **Figures 23 and 24** for curves).

A programmable delay is inserted on the luminance data path to offset any chroma/luma delay introduction by off-chip filtering (see I<sup>2</sup>C REGISTERS DES-CRIPTION - Register 3).

By default, luminance and chrominance transitions are aligned on analogue outputs.



Figure 22 : Color Subcarrier Frequency Control Word Transmission Format







**Note :** Those filter curves include the sinX/X attenuation of DACs.

Figure 24 : Luma Filters (zoom)





#### 10 - Closed Captions Encoding

Data, according to the closed caption specifications, or extended data service can be encoded by the circuit. The closed caption data is delivered to the circuit through the I<sup>2</sup>C bus control interface. Two dedicated pairs of bytes (two bytes per field), each pair preceded by a clock run-in and a start bit can be encoded and inserted on the luminance path on a selected line. The serial I<sup>2</sup>C loading should be performed odd-parity bit first, then MSB of the US-ASCII 7-bit character and LSB last. I<sup>2</sup>C Register 39 (resp. register 41) is the first byte sent (LSB first) after the start bit on the appropriate TV line in field1 (resp. field2), and register 40 (resp. register 42) is the second byte. The TV line number where data is to be encoded is programmable (see I<sup>2</sup>C REGISTERS DESCRIPTION). A Direct Digital Frequency Synthesizer (DDFS), using a phase accumulator, generates the required run-in frequency. The phase and frequency of the run-in oscillator are generated for different standards. The nominal instantaneous data rate is 503496.5Hz (i.e. 32 times the NTSC line frequency). Should closedcaptioning be needed in conjunction with PAL, this





0117A-27.EPS

0117A-29.EPS





same data clock frequency would still be used, and all closed-caption absolute timings would be unchanged. Closed captions can also be encoded in square pixel mode and the nominal data rate keeps the same. Data LOW corresponds nominally to 0 IRE, data HIGH corresponds to 50 IRE at the DAC outputs. When closed-captioning is on, the microcontroller should load the relevant registers (reg. 39 and 40, or 41 and 42) once every frame (possibly less) in average. The closed caption encoder considers that the closed caption data has been loaded and is valid on completion of the write operation into register 40 for field1, into register 42 for field 2. If closed caption encoding is on and no new data bytes have been written into the closed caption data registers when the closed caption data slot starts on the appropriate TV line, then the circuit outputs two US-ASCII NULL characters with odd parity after the start bit (see Figures 25, 26, 27 and 28).

Closed caption data has priority over any **MACROVISION<sup>TM</sup>** copy protection signals programmed for the same line).



Figure 28 : Closed Caption Line CKREF = 29.5MHz - PAL 625 Lines CVBS Analog Signal - Square Pixel





0117A-30.EPS

#### 11 - CGMS Encoding

CGMS (Copy Generation Management System) data can be encoded by the circuit. Three bytes (20 significant bits) are delivered to the chip via the  $I^2C$  interface (see registers 70-71-72). Two reference bits ('1' then '0') are encoded first, followed by 20 bits of CGMS data (including a cyclic redundancy check sequence, not computed by the chip and supplied to it as part of the 20 data bits). Refer to **Figure 29** for a typical CGMS waveform.

CGMS encoding can be enabled independently in each field. A number of lines can be programmed to bear CGMS data although normal practice is to program lines 20 and 283 (SMPTE-525 line numbering). Programming of the fields and lines, where CGMS data is to be encoded, is done via the same I2C registers as those used for closed-caption line programming (Reg 43 and 44, and bits cc1, cc2 in Reg 1). As a side-effect, CGMS data and closedcaptions are mutually exclusive in a given fields interpretation of this programming as refering to closed-captions or CGMS is done according to bit "encgms" In register 4. The CGMS data register is double-buffered, which means that it can be loaded anytime (even during line 20/283) without any risk of corrupting any CGMS data that could be in the process of being encoded. The CGMS encoder considers that new CGMS data has been loaded and is valid an completion of the write operation into Register 72.

#### 12 - CVBS and SVHS Outputs

No luminance band-stop filter is implemented to remove chrominance from the luminance part of the composite video channel.

Each digital video signal drives a 9-bit D/A converter operating at CKREF clock rate.

The outputs are current sources and are proportional to the current reference source ( $I_{REF}$  Pin) (see **Table 5**). The integrated oversampling stages make the external antialiasing low pass filters simpler (see **Figures 30, 31 and 32**).

Unused DAC must be connected to ground and disabled via I<sup>2</sup>C control (separate power-down modes).

#### Table 5

| Signal | Resolution | Maximum Voltage (I <sub>REF</sub> = 2mA, R <sub>L</sub> = 300 $\Omega$ )      |
|--------|------------|-------------------------------------------------------------------------------|
| CVBS   | 9 bits     | 1.24Vpp                                                                       |
| С      | 9 bits     | 1.24V <sub>PP</sub> (0.8V <sub>PP</sub> nominal for 100/0/100 625I color bar) |
| YS     | 9 bits     | 1.24V <sub>PP</sub> (1.0V <sub>PP</sub> nominal for 100/0/100 625I color bar) |



#### Figure 29 : Typical CGMS Waveform



#### FUNCTIONAL DESCRIPTION (continued)

Figure 30 : M Composite NTSC Output with set-up (100% Saturation, 100% Amplitude Color Bars)











#### 13 - OSD Inputs

FB (Fast Blanking) input controls the switching from YCRCB normal input data to Ri, Gi, Bi transcoded inputs. These inputs must be locked to HSYNC, ODDEVEN and CKREF or H6OSD signals. They are latched on the rising edge of CKREF clock signal.

Ri, Gi, Bi inputs allow 8 color combinations that will address a 3 x 8 x 6-bit CLUT. Each of the 8 values will address 3 x 6-bit samples CB, Y, CR that will be extended to 8-bit samples to fit with normal input samples. Y samples will be filtered to make sure that their bandwith is similar to YCRCB input samples. Mixing between OSD data and YCRCB normal input is performed before filtering stages.

H6OSD output clock signal is dedicated to output stage of external OSD generator. The latter is synchronized with HSYNC and ODDEVEN (or FSYNC) signals (see **Figures 33, 34 and 35**).

# 14 - Hamming Decoding

If the timing reference sequence is present in YCRCB input data, then EAV and SAV are Hamming decoded. Only F signal is extracted from EAV and can be used in slave mode as the frame synchronization input signal.

Hamming decoding on EAV and SAV words give an information on signal transmission; multiples errors are detected and a flag is set to inform the microcontroller if it is interested in Hamming decoding results (see STATUS I<sup>2</sup>C REGISTER).

#### 15 - Digitized Video Input

DVID 9-bit digital input from a digitized analog video source can be directly routed to CVBS DAC input. DVID data is latched on the rising edge of CKREF clock signal.

This access is controlled by hardware (EDVID Pin) or by I<sup>2</sup>C programmation (see **Figures 36 and 37**).



Figure 33 : OSD Data Insertion



#### FUNCTIONAL DESCRIPTION (continued)

Figure 34 : OSD Synchronization Timing : Master Mode or Slave Mode (by ODDEVEN or F from YCRCB data)



Figure 35 : OSD Synchronization Timing : Slave Mode (ODDEVEN and HSYNC)





SGS-THOMSON MICROELECTRONICS

24/48

Figure 37 : Digitized Video Interface



# 16 - Compatibility with Other SGS-THOMSON Encoders

# 16.1 - Pinning Compatibility with STV0116/STV0117

The STV0116 is a PAL/NTSC digital encoder device that has 3 additional D/A converters for R, G, B encoded analog outputs. It does not support either closed captions encoding or Macrovision<sup>TM</sup> copy protection process. It is a CCIR601 interlaced mode encoder. It does not offer the possibility to convert a digitized video input into an analog CVBS output, (like DVID in STV0117). It does not support the slave mode by ODDEVEN and HSYNC, (it has no HSYNC input) (see Figure 38).

The STV0117Aand STV0117 are Full pinning compatible.

#### 16.2 - STV0117A versus STV0117

STV0117A performs all the functions of the STV0117 and assumes additional features : The new functions are :

- Copy Generation Management System (CGSM) encoding
- HSYNC + VSYNC based slave mode synchronization (an ODDEVEN sync signal is created from HSYNC and VSYNC to have an equivalent HSYNC + ODDEVEN based slave mode synchro)
- 'Free-running' capability in ODDEVEN based sync mode
- Set-up programmability whatever the standard
   Macrovision<sup>TM</sup> Revision 7.0 copy protection system. STV0117A performs the NTSC/PAL specification defined in Revision 7.0 dated of March 29, 96.

# 17 - I<sup>2</sup>C Bus Waveforms

STV0117A IC is controlled by an I<sup>2</sup>C bus and internal 8-bit registers can be addressed in write or read mode. Write and read operations are detailed in Figures 39 and 40.



Figure 38 : Pinning Compatibility with STV0116



26/48

Figure 39 : STV0117A/ $l^2$ C Write Operation (CSI2C = 0)



#### **MACROVISION™ COPY PROTECTION PROCESS**

When enabled, the chrominance, the luminance and the composite video signals are simultaneously modified according to the Macrovision<sup>TM</sup> copy protection process for PPV applications, revision 6.0/6.1 dated September, 18, 1995 and revision 7.0 dated March, 29, 1196.

The control of this process is performed via  $l^2C$  bus.

For more information, please contact your nearest SGS-THOMSON Microelectronics sales office.

The programming document is provided to ONLY those customers of SGS-THOMSON who have executed a license or a non-disclosure agreement with MACROVISION Corporation. Sample request and sales orders require the following procedure :

#### Sample Requests Procedure for Non-licensed Customers

- Contact VP Sales & Marketing, ACP-PPV **MACROVISION** Corporation Phone: (408) 743-86-00 Fax : (408) 743-86-10 - Macrovision<sup>TM</sup> will send an NDA to the customer

- The NDA will initiate the sampling process whereby the customer may receive MACROVI-SION capable ICs from SGS-THOMSON
- Samples will then be sent to the customer

#### Sales Orders

- If the customer has a Macrovision<sup>™</sup> license : The customer provides SGS-THOMSON with a written confirmation of the license. Marketing will retain the written confirmation. Customer can then purchase part.
- If the customer DOES NOT HAVE a Macrovision<sup>™</sup> license :

The customer must obtain a license or waiver from MACROVISION.

The customer must provide SGS-THOMSON with a written confirmation of the license or waiver from MACROVISION.

Marketing retains the written confirmation. Customer purchases part.

Neither parts nor programming information will be sent to the customer until the above conditions are met.

Macrovision<sup>™</sup> 6.0/6.1 and 7.0 copy protection process programming guide (a confidential document).

Contact Video Marketing SGS-THOMSON Microelectronics - Grenoble (France) - Fax : (33) 76-58-56-10 For customers who do not need Macrovision™ copy protection process, a modified version of STV0117A device can be available Note : upon specific request.



#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                      | Value                       | Unit |
|------------------|--------------------------------|-----------------------------|------|
| V <sub>DDx</sub> | DC Supply Voltage              | -0.3, 7.0                   | V    |
| VIN              | Digital Input Voltage          | -0.3, V <sub>DD</sub> + 0.3 | V    |
| Vout             | Digital Output Voltage         | 0, V <sub>DD</sub>          | V    |
| I <sub>REF</sub> | Analog Input Reference Current | 7                           | mA   |
| Іоит             | Analog Output Current          | 15                          | mA   |
| Toper            | Operating Temperature          | 0, +70                      | °C   |
| T <sub>stg</sub> | Storage Temperature            | -40, +150                   | °C   |
| Ptot             | Total Power Dissipation        | 1000                        | mW   |

#### THERMAL DATA

| Symbol               | Parameter                                                               |      | Value | Unit | TBL       |
|----------------------|-------------------------------------------------------------------------|------|-------|------|-----------|
| R <sub>th(j-a)</sub> | DC Junction-Ambient Thermal Resistance<br>with sample soldered on a PCB | Тур. | 54    | °C/W | 0117A-03. |

## DC ELECTRICAL CHARACTERISTICS

 $(T_{amb} = 25^{\circ}C/70^{\circ}C, V_{DDA} = V_{DDC} = V_{DDP} = 5V$ , unless otherwise specified)

| Symbol           | Parameter                                     | Test Conditions                                                              | Min. | Тур. | Max.                 | Unit |
|------------------|-----------------------------------------------|------------------------------------------------------------------------------|------|------|----------------------|------|
| SUPPLY           |                                               |                                                                              |      |      |                      |      |
| V <sub>DDA</sub> | Analog Positive Supply Voltage                |                                                                              | 4.75 | 5    | 5.25                 | V    |
| V <sub>DDP</sub> | Digital Output Buffer Supply Voltage          |                                                                              | 4.75 | 5    | 5.25                 | V    |
| VDDC             | Digital Core Supply Voltage                   |                                                                              | 4.75 | 5    | 5.25                 | V    |
| I <sub>DDA</sub> | Analog Current Consumption                    | $I_{REF} = 3.5 \text{mA}, R_L = 300 \Omega,$                                 | 10   |      | 28                   | mA   |
| I <sub>DD</sub>  | Digital Current Consumption                   | C <sub>L</sub> = 50pF, CKREF = 30MHz,<br>autotest mode, static input signals | 40   |      | 90                   | mA   |
| DIGITAL IN       | IPUTS                                         |                                                                              |      |      |                      |      |
| VIL              | Input Voltage                                 | Low level (any other pins)                                                   | -0.3 |      | 0.8                  | V    |
| VIH              | Input Voltage                                 | High level (any other pins)                                                  | 2.4  |      | V <sub>DD</sub> -0.5 | V    |
| ١L               | Input Leakage Current                         | V <sub>IL</sub> min or V <sub>IH</sub> max                                   |      |      | ± 10                 | μΑ   |
| CIN              | Input Capacitance                             |                                                                              |      |      | 10                   | pF   |
| SDA OUTF         | PUT                                           |                                                                              |      |      |                      |      |
| VL               | Output Voltage                                | Low level, I <sub>O</sub> = 3mA                                              |      |      | 0.4                  | V    |
| lo               | Output Current                                | During Acknowledge                                                           | 3    |      |                      | mA   |
| DIGITAL O        | UTPUT                                         |                                                                              |      |      |                      |      |
| Voh              | Output Voltage                                | High level (standard TTL load)                                               | 2.4  |      | V <sub>DD</sub>      | V    |
| V <sub>OL</sub>  | Output Voltage                                | Low level (standard TTL load)                                                | 0    |      | 0.6                  | V    |
| D/A CONV         | ERTER                                         |                                                                              |      |      |                      |      |
| I <sub>REF</sub> | Reference Current Source for 3 D/A Converters |                                                                              | 2    | 3    | 6                    | mA   |
| RL               | External Load Resistance                      | with $I_{REF} = 2.9 \text{mA}$                                               |      | 300  |                      | Ω    |
| l <sub>G</sub>   | Current Gain                                  | $I_{REF}$ = 2.9mA, $R_L$ = 300 $\Omega$ , Max. code                          | 1.9  | 2.1  | 2.3                  |      |
| GE               | DAC to DAC Gain Matching (YS, C)              | $I_{REF}$ = 2.9mA, $R_L$ = 300 $\Omega$                                      | 0.5  | 3    | 3.5                  | %    |
| ILE              | LF Integral Non-linearity                     | $I_{REF}$ = 2.9mA, $R_L$ = 300 $\Omega$                                      |      |      | ±2                   | LSB  |
| DLE              | LF Differential Non-linearity                 | $I_{REF} = 2.9 \text{mA}, R_{L} = 300 \Omega$                                |      |      | ± 1                  | LSB  |



#### **AC ELECTRICAL CHARACTERISTICS**

 $(T_{amb} = 25^{\circ}C/70^{\circ}C, V_{DDA} = V_{DDC} = V_{DDP} = 5V$ , unless otherwise specified)

| Symbol                       | Parameter                      | Test Conditions                                                       | Min.    | Тур.                    | Max. | Unit           |
|------------------------------|--------------------------------|-----------------------------------------------------------------------|---------|-------------------------|------|----------------|
| DIGITAL INPUT (Y             | CRCB[7:0], SCL, SDA, NRE       | ESET, ODDEVEN, HSYNC, DVID[8:0], ED                                   | VID, CF | C)                      |      |                |
| tsu                          | Input Data Set-up Time         | CKREF rising edge, CKREF = 30MHz                                      | 5       |                         |      | ns             |
| tho                          | Input Data Hold Time           | CKREF rising edge, CKREF = 30MHz                                      | 5       |                         |      | ns             |
| ACTIVE PERIOD F              | ORNRESET                       |                                                                       |         |                         |      |                |
| tRSTL                        | Input Low Time                 |                                                                       | 210     |                         |      | ns             |
| OSD DIGITAL INP              | UTS : Ri, Gi, Bi, FB (other ir | puts are static : TESTSCAN, TESTAUTO                                  | CSI2C)  | )                       |      |                |
| tsu                          | Input Data Set-up Time         | CKREF rising edge, CKREF = 30MHz                                      | 15      |                         |      | ns             |
| tho                          | Input Data Hold Time           | CKREF rising edge, CKREF = 30MHz                                      | 0       |                         |      | ns             |
| REFERENCE CLO                | CK : CKREF                     |                                                                       |         |                         |      |                |
| tC_REF                       | Clock Cycle Time               | CCIR601 application<br>Square pixel/525lines<br>Square pixel/625lines |         | 37.04<br>40.75<br>33.90 |      | ns<br>ns<br>ns |
| tD_REF                       | Clock Duty Cycle               |                                                                       |         | 50                      |      | %              |
| tR_REF                       | Clock Rise Time                |                                                                       |         |                         | 5    | ns             |
| tF_REF                       | Clock Fall Time                |                                                                       |         |                         | 5    | ns             |
| I <sup>2</sup> C CLOCK : SCL |                                |                                                                       |         |                         |      |                |
| tC_SCL                       | Clock Cycle Time               | Rpull_up = $4.7k\Omega$                                               |         |                         | 2    | MHz            |
| tD_SCL                       | Clock Duty Cycle               |                                                                       |         | 50                      |      | %              |
| tL_SCL                       | LOW Level Cycle                | Rpull_up = $4.7k\Omega$                                               | 250     |                         |      | ns             |
| DIGITAL OUTPUT               | S                              |                                                                       |         |                         |      |                |
| td_H6OSD                     | Delay Time                     | CKREF rising edge<br>CKREF = $30MHz$ , C <sub>L</sub> = $50pF$        | 10      |                         | 25   | ns             |
| td_FSYNC                     | Delay Time                     | CKREF rising edge<br>CKREF = $30MHz$ , C <sub>L</sub> = $50pF$        | 10      |                         | 22   | ns             |
| td_ODDEVEN                   | Delay Time                     | CKREF rising edge<br>CKREF = $30MHz$ , C <sub>L</sub> = $50pF$        | 10      |                         | 22   | ns             |
| td_VCS_HSYNC                 | Delay Time                     | CKREF rising edge<br>CKREF = $30$ MHz, C <sub>L</sub> = $50$ pF       | 10      |                         | 22   | ns             |

0117A-05.TBL

# I<sup>2</sup>C REGISTERS DESCRIPTION

STV0117AIC is controlled by an  $I^2C$  bus and internal REGISTERS can be read or written by an external microcontroller.

Encoder addresses are :

| Encoderadore       |                                                                                                                                                       |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| if CSI2C Pin =     | '0' then : write 8-bit address is 0 1 0 0 0 0 0 0 (40 hex)<br>read 8-bit address is 0 1 0 0 0 0 0 1 (41 hex)                                          |
| if CSI2C Pin =     | '1' then : write 8-bit address is 0 1 0 0 0 0 1 0 (42 hex)<br>read 8-bit address is 0 1 0 0 0 0 1 1 (43 hex)                                          |
| <b>REGISTERS</b> a | are organized as follows :                                                                                                                            |
| Reg 0              | Standard selection, sync mode selection, free run, sync polarity selection, master/slave mode                                                         |
| Reg 1              | Sync output selection, VBI lines blanking, filter selection, sync enable in free-run, color killer, setup, closed caption/extended data encoding mode |
| Reg 2              | Non-interlaced mode, autotest, burst control, square pixel mode, oscillator reset value selection, oscillator reset, phase reset cycle definition     |
| Reg 3              | Color frequency control, DVID controls, luma delay adjustment                                                                                         |
| Reg 4              | Software reset, power-down mode for DACs, H6OSD control, Q filter select, enable CGMS, VSYNC or ODDEVEN selection on Pin VSYNC/ODDEVEN                |
| Reg 5-6            | Programmable delay for time base with reference to data                                                                                               |
| Reg 7-8            | Synchro delay for time base with reference to synchronization mode                                                                                    |
| Reg 9-10-11        | Increment for color subcarrier frequencies                                                                                                            |
| Reg 12-13-14       | Offset for color subcarrier phase                                                                                                                     |
| Reg 1522           | Y clut for Ri, Gi, Bi inputs encoding                                                                                                                 |
| Reg 2330           | CR clut for Ri, Gi, Bi inputs encoding                                                                                                                |
| Reg 3138           | CB clut for Ri, Gi, Bi inputs encoding                                                                                                                |
| Reg 39-40          | Closed caption characters/extended data for field 1 (odd)                                                                                             |
| Reg 41-42          | Closed caption characters/extended data for field 2 (even)                                                                                            |
| Reg 43             | Closed caption/extended data line insertion select for field 1 (odd)                                                                                  |
| Reg 44             | Closed caption/extended data line insertion select for field 2 (even)                                                                                 |
| Reg 4560           | Reserved                                                                                                                                              |
| Reg 61             | Chip part identification number                                                                                                                       |
| Reg 62             | Chip revision identification number                                                                                                                   |
| Reg 63             | Status : Hamming decoding, frame synchro flag, closed caption data access, field counter, limit of adjustment value in Registers 5-6                  |
| Reg 64             | I <sup>2</sup> C read control and reserved modes                                                                                                      |
| Reg 6567           | Reserved for test                                                                                                                                     |
| Reg 68, 69         | Reserved                                                                                                                                              |
| Reg 7072           | CGMS data registers (word 0, word 1, word 2, CRC)                                                                                                     |

| Register       | Access | Address | MSB     |          |         |        |         |         |         | LSB      |
|----------------|--------|---------|---------|----------|---------|--------|---------|---------|---------|----------|
| control        | R/W    | 00      | std1    | std0     | sym2    | sym1   | sym0    | sys1    | sys0    | mod      |
| configuration1 | R/W    | 01      | syncsel | blkli    | filred  | syncok | coki    | setup   | cc2     | cc1      |
| configuration2 | R/W    | 02      | nintrl  | testauto | bursten | sqpix  | selrst  | rstosc  | valrst1 | valrst0  |
| configuration3 | R/W    | 03      | cfc1    | cfc0     | dvids   | dvidc  | del3    | del2    | del1    | del0     |
| configuration4 | R/W    | 04      | softrst | downcvbs | downys  | downc  | enh6osd | filredq | encgms  | vsyncsel |



# I<sup>2</sup>C REGISTERS DESCRIPTION (continued)

| Register                        | Access | Address  | MSB            |              |              |              |              |              |             | LSB        |
|---------------------------------|--------|----------|----------------|--------------|--------------|--------------|--------------|--------------|-------------|------------|
| delay_msb                       | R/W    | 05       | d11            | d10          | d9           | d8           | d7           | d6           | d5          | <br>d4     |
| delay_lsb                       | R/W    | 06       | d3             | d10<br>d2    | d1           | d0           | xx           | xx           | xx          | xx         |
| sync_delay_msb                  | R/W    | 07       | d11            | d10          | d9           | d8           | d7           | d6           | d5          | d4         |
| sync_delay_lsb                  | R/W    | 08       | d3             | d10<br>d2    | d0<br>d1     | d0<br>d0     | xx           | xx           | xx          | xx         |
| increment Fsc                   | R/W    | 09       | xx             | xx           | d21          | d20          | d19          | d18          | d17         | d16        |
| increment Fsc                   | R/W    | 10       | d15            | d14          | d13          | d12          | d11          | d10          | d9          | d8         |
| increment Fsc                   | R/W    | 10       | d10<br>d7      | d6           | d10<br>d5    | d4           | d3           | d10<br>d2    | d3<br>d1    | d0<br>d0   |
| phase Fsc                       | R/W    | 12       | xx             | xx           | 021          | 020          | 019          | 018          | 017         | 016        |
| phase Fsc                       | R/W    | 12       | 015            | 014          | 013          | 012          | 010          | 010          | 09          | 08         |
| phase Fsc                       | R/W    | 14       | 010            | 06           | 010          | 012          | 03           | 010          | 00          | 00         |
| palety                          | R/W    | 15       | y75            | y74          | y73          | y72          | y71          | y70          | xx          | xx         |
| palety                          | R/W    | 16       | y65            | y64          | y63          | y62          | y61          | y60          | XX          | XX         |
| palety                          | R/W    | 17       | y55            | y04<br>y54   | y53          | y62<br>y52   | y51          | y50          | XX          | XX         |
| palety                          | R/W    | 18       | y35<br>y45     | y34<br>y44   | y33<br>y43   | y32<br>y42   | y31<br>y41   | y30<br>y40   | xx          | XX         |
| palety                          | R/W    | 10       | y35            | y44<br>y34   | y33          | y42<br>y32   | y31          | y40<br>y30   | XX          | XX         |
| palety                          | R/W    | 20       | y35<br>y25     | y34<br>y24   | y33<br>y23   | y32<br>y22   | y31<br>y21   | y30<br>y20   | xx          | XX         |
| palety                          | R/W    | 20       | y25<br>y15     | y24<br>y14   | y23          | y12          | y11          | y10          | xx          | XX         |
| palety                          | R/W    | 21       | y05            | y14<br>y04   | y03          | y02          | y01          | y00          | XX          | XX         |
| paletcr                         | R/W    | 23       | cr75           | cr74         | cr73         | cr72         | cr71         | cr70         | -           | XX         |
| paletcr                         | R/W    | 23       | cr65           | cr64         | cr63         | cr62         | cr61         | cr60         | XX<br>XX    | XX         |
| paletcr                         | R/W    | 24       | cr55           | cr54         | cr53         | cr52         | cr51         | cr50         |             |            |
| •                               | R/W    | 25       | cr45           | cr44         | cr43         | cr42         | cr41         |              | XX          | XX         |
| paletcr                         | R/W    | 20       | cr35           | cr34         | cr33         | cr32         | cr31         | cr40<br>cr30 | XX          | XX         |
| paletor                         | R/W    | 27       |                |              |              |              |              |              | XX          | XX         |
| paletcr                         | R/W    | 20       | cr25<br>cr15   | cr24<br>cr14 | cr23<br>cr13 | cr22<br>cr12 | cr21<br>cr11 | cr20<br>cr10 | XX          | XX         |
| paletcr                         | R/W    | 30       | cr05           | cr04         | cr03         | cr02         | cr01         | cr00         | xx          | XX         |
| paletcr                         | R/W    |          |                |              |              |              |              |              | XX          | XX         |
| paletcb                         | R/W    | 31<br>32 | cb75           | cb74         | cb73         | cb72         | cb71         | cb70         | XX          | XX         |
| paletcb<br>paletcb              | R/W    | 32       | cb65<br>cb55   | cb64<br>cb54 | cb63<br>cb53 | cb62<br>cb52 | cb61<br>cb51 | cb60<br>cb50 | xx<br>xx    | XX<br>XX   |
| •                               | R/W    |          |                |              |              |              |              |              |             |            |
| paletcb                         | R/W    | 34       | cb45<br>cb35   | cb44<br>cb34 | cb43<br>cb33 | cb42         | cb41<br>cb31 | cb40<br>cb30 | XX          | XX         |
| paletcb<br>paletcb              | R/W    | 35<br>36 | cb35           | cb34         | cb23         | cb32<br>cb22 | cb31<br>cb21 | cb30         | XX          | XX<br>XX   |
| paletcb                         | R/W    | 37       | cb25           | cb14         | cb13         | cb22<br>cb12 | cb21         | cb20         | xx<br>xx    | XX         |
| paletcb                         | R/W    | 38       | cb05           | cb04         | cb03         | cb02         | cb01         | cb10         | XX          | XX         |
| c. c. char F1                   | R/W    | 39       |                | c117         | c116         | c115         | c114         | c113         | c112        | c111       |
| c. c. char F1                   | R/W    | 40       | opc11<br>opc12 | c117         | c116         | c115         | c114         | c123         | c122        | c121       |
| c. c. char F2                   | R/W    | 40       | opc12<br>opc21 | c217         | c216         | c215         | c214         | c213         | c212        | c211       |
| c. c. char F2                   | R/W    | 42       | opc21          | c227         | c226         | c215         | c214         | c223         | c222        | c221       |
| c. c. line F1                   | R/W    | 42       | xx             | xx           | xx           | 114          | 113          | 112          | 111         | 110        |
| c. c. line F2                   | R/W    | 43       | XX             | XX           | XX           | 114          | 123          | 112          | 121         | 110        |
| reserved reg                    |        | 45       | ~~             |              |              |              | erved        | 122          | 121         | 120        |
| •                               |        |          |                |              |              | 163          |              |              |             |            |
| reserved reg                    |        | <br>60   |                |              |              | ros          | <br>erved    |              |             |            |
| chipID                          | <br>R  | 61       | 0              | 1            | 1            | 1            | 0            | 1            | 0           | 1          |
| •                               |        |          |                |              |              |              |              |              | -           |            |
| revID                           | R      | 62       | X              | X            | X<br>h2 froo | X<br>b1 froo | X<br>fldat2  | X<br>fldat1  | X<br>fldat0 |            |
| status<br>I <sup>2</sup> C read | R/W    | 63<br>64 | hok            | atfr         | b2_free      | b1_free      | fldct2       | fldct1       | fldct0      | over_delay |
|                                 |        |          |                |              |              |              | erved        |              |             |            |
| reserved reg                    |        | 65       |                |              |              | res          | erved        |              |             |            |
|                                 |        |          |                |              |              |              |              |              |             |            |
| reserved reg                    |        | 69       |                |              |              |              | erved        | L:10         | L:10        | L:1.4      |
| cgms_bit1-4                     | R/W    | 70       | XX             | XX           | XX           | XX           | bit1         | bit2         | bit3        | bit4       |
| cgms_bit5-12                    | R/W    | 71       | bit5           | bit6         | bit7         | bit8         | bit9         | bit10        | bit11       | bit12      |
| cgms_bit13-20                   | R/W    | 72       | bit13          | bit14        | bit15        | bit16        | bit17        | bit18        | bit19       | bit20      |



31/48

# I<sup>2</sup>C REGISTERS DESCRIPTION (continued)

# I<sup>2</sup>C Format

WRITE MODE (all Registers except STATUS, chipID, revID) :

In case of CSI2C Pin = '0' :

| S           | Slave add                                       | dress W                                                     | А                                | Sub-address                                                     | А       | Data 0   | А | <br>Data N | А | Р |
|-------------|-------------------------------------------------|-------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------|---------|----------|---|------------|---|---|
| W = '0<br>A | address 0<br>/ W<br>A<br>ddress S<br>) F<br>N C | Vrite flag<br>Acknowledge<br>Sub-address<br>Tirst data byte | , gene<br>Regist<br>e<br>ta byte | rated by slave (ST<br>er (content is mad<br>s ( address is auto | e of or | ne byte) |   |            |   |   |

#### READ MODE (STATUS, chipID and revID Registers) :

In case of CSI2C Pin = '0' :

| S Slave address W AC Sub-add | ress N AC P |
|------------------------------|-------------|
|------------------------------|-------------|

| then |  |
|------|--|

| S | Slave address | R | AC | Data N | AM | Data N + 1 |  | AM | Р |  |
|---|---------------|---|----|--------|----|------------|--|----|---|--|
|---|---------------|---|----|--------|----|------------|--|----|---|--|

| S             | Start condition                                                                         |
|---------------|-----------------------------------------------------------------------------------------|
|               | 7-bit address for STV0117A: 0100000                                                     |
| W = '0'       | Write flag                                                                              |
| AC            | Acknowledge, generated by slave (STV0117A) when OK A = '0', else '1'                    |
| R = '1'       | Read flag                                                                               |
| Sub-address N | 8-bit register sub-address                                                              |
| Data N        | Data byte of Register N, sent by STV0117A                                               |
| Data N +1     | Data byte of Register N+1 (address automaticaly incremented)                            |
| AM            | Acknowledge, generated by the microcontroller AM = '0' when Acknowledge is OK, else '1' |
| Р             | Stop condition (when last AM = '1')                                                     |

#### Remarks

In case of CSI2C Pin = '0' :

Writing of a Register : Registers 0, 1, ..., 44 dec **can be loaded sequentially** with only one start/stop condition followed by the sub-address of the first Register desired.

Example : loading of the 4 configuration Registers : start followed by address 40 hexa and sub-address 1 and then 4 bytes of data and stop.

Reading of a REGISTER :

Example : reading of Register 63 dec (STATUS) : start followed by address 40 hexa, AC = '0' then sub-address 63 dec, AC= 0' and stop. Then start, address 41 hexa, AC = '0', and then data of Register 63 dec, AM = '1' and stop condition.



#### **REGISTERS MAPPING AND DESCRIPTION**

(\*) Default Mode when NRESET Pin is active (LOW level)

#### Register 0 : Control (read/write)

| std1                         |                          | std0                                                                                                                                                                                                                       | sym2                                                   | sym1                                                               | sym0                                                                                   | sys1                                                             | sys0                 | mod               |  |
|------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------|-------------------|--|
| std1<br>0<br>0<br>(*) 1<br>1 | std0<br>0<br>1<br>0<br>1 | PAL BDGł<br>PAL N (Ar                                                                                                                                                                                                      | gentina or Pa                                          | araguay/Urug                                                       | uay- see seti<br>bit in Registe                                                        |                                                                  | ster1)               |                   |  |
| sym2<br>0<br>(*) 1           | 2                        | Synchro s                                                                                                                                                                                                                  | ource defined                                          |                                                                    | ode<br>CS/HSYNC is<br>17A locks on                                                     |                                                                  | SYNC/ODDE            | /EN inputs        |  |
| sym<br>0<br>(*) 1            | 1                        |                                                                                                                                                                                                                            | FF                                                     |                                                                    | EN suppressi                                                                           | on (with a time                                                  | e constant of :      | 3 consecutiv      |  |
| sym(<br>(*) 0<br>1           | )                        | Frame Synchronization Input Source in Slave Mode (see <b>Note 2</b> )<br>ODDEVEN is the synchro input, VCS/HSYNC is an output<br>YCRCB[7:0] input (extraction of F from EAV) : ODDEVEN and VCS/HSYNC are output<br>signals |                                                        |                                                                    |                                                                                        |                                                                  |                      |                   |  |
| sys1<br>(*) 0<br>1           |                          | Positive (le                                                                                                                                                                                                               | eading edge                                            | tputs : VCS/H<br>is the rising e<br>is the falling                 |                                                                                        | n sym2 = '0'),                                                   | FSYNC                |                   |  |
| sys0<br>0<br>(*) 1           |                          | of HSYNC<br>VSYNC/O<br>mod = 0)  <br>VSYNC/O                                                                                                                                                                               | When HSYN<br>DDEVEN fal<br>HSYNC fallin<br>DDEVEN risi | IC is an input<br>ling edge fla<br>g edge is line<br>ng edge flags | s the polarity<br>(i.e. sym2 =<br>gs start of fie<br>synchro inpu-<br>start of field 1 | 1 and mod =<br>eld 1 (odd fie<br>t active edge<br>(odd field) ar | 0)<br>eld) and (if s | ym2 = 1 an        |  |
| mod<br>(*) 0<br>1            |                          | slave                                                                                                                                                                                                                      |                                                        | (see Note 3)                                                       | nput active ec                                                                         | ige                                                              |                      |                   |  |
| Notes: 1.                    | Standa<br>parame         | rd on hardware<br>ters for color su                                                                                                                                                                                        | reset is NTSC ; a<br>ubcarrier frequenc                | ny standard modi<br>cy. See also <b>set-u</b>                      | fication must be fo<br><b>p bit</b> in Register 1                                      | bllowed by a softw                                               | are reset in order   | to select the rig |  |

2. sym0 is not taken into account when sym2 = '1', or when master mode is active (mod = '0' or testauto = '1').

3. Master mode is forced when TESTAUTO Pin is HIGH or when bit testauto of REGISTER2 is set to '1'.



# **REGISTERS MAPPING AND DESCRIPTION** (continued)

(\*) Default Mode when NRESET Pin is active (LOW level)

#### Register 1 : Configuration 1 (read/write)

|     | syncse                  | 1                                                     | blkli                                                                                           | filred                                                                                                   | syncok                                                                                                                                                                                | coki                                                                                      | setup                                                  | cc2                                          | cc1                           |
|-----|-------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------|-------------------------------|
| (*) | syncs<br>0<br>1         |                                                       | Useful in<br>Composi                                                                            | master mod<br>te sync : VC                                                                               | CS/HSYNC C<br>e, or in slave i<br>S/HSYNC = V<br>S/HSYNC = HS                                                                                                                         | node with syı<br>CS                                                                       | · ·                                                    |                                              | 1                             |
| (*) | blkli<br>0<br>1         |                                                       | Blanking<br>Only follo<br>- in 525/6<br>- in 625/5<br>All lines i<br>- in 525/6                 | Lines Select<br>owing lines in<br>50 system : lii<br>50 system : lii<br>nside VBI are<br>50 system : lii | ion for Active<br>side Vertical I<br>nes 1-9 and li<br>nes 623 (half)                                                                                                                 | Video Lines A<br>nterval are blanes 263 (half)<br>-5 and lines 3<br>ines 263 (half)       | anked<br>)-272 (SMPTE<br>)11-318 (CCIF<br>f)-282 (SMPT | E line numbe<br>R line numbe<br>E line numbe | r convention<br>er conventior |
| (*) | filred<br>1<br>0        |                                                       | 1.3MHz (                                                                                        | (for U/V in PA                                                                                           | ilter Select (se<br>AL), in NTSC :<br>ndwidth for U                                                                                                                                   | 1.3MHz for I                                                                              |                                                        |                                              | )                             |
| (*) | synco<br>0<br>1         | ok                                                    | sym1 = 0<br>No synch<br>Output sy                                                               | ))<br>hro output sig<br>ynchros avail<br>un except tha                                                   | in case of in<br>Inals<br>able on VCS/<br>at video outpu                                                                                                                              | HSYNC, ODE                                                                                | DEVEN, YS, (                                           | CVBS : i.e sa                                | me behaviou                   |
| (*) | coki<br>0<br>1          |                                                       | Color Kill<br>Color ON<br>Color suj                                                             | 1                                                                                                        | CVBS output                                                                                                                                                                           | signal (CVBS                                                                              | s = YS) but co                                         | lor still exists                             | on C output                   |
| (*) | setup<br>0<br>1         | )                                                     | This is re<br>Black lev                                                                         | level and bla<br>equired for PA<br>rel is 7.5 IRE                                                        | ack level are io<br>AL-N (Argentir<br>above blankir<br>AL-N (Paragua                                                                                                                  | na), PAL-BGH<br>ng level on all                                                           | ll, NTSC-M (J<br>un-blanked li                         | ines.                                        | -Japan).                      |
|     |                         |                                                       | program<br>Note : th                                                                            | ming.                                                                                                    | nce and chro<br>be defined a<br><b>jister 0.</b>                                                                                                                                      |                                                                                           |                                                        |                                              | U I                           |
| (*) | cc2<br>0<br>0<br>1<br>1 | cc1<br>0<br>1<br>0<br>1                               | Closed c<br>Closed c<br>Closed c                                                                | aption/extend<br>aption/extend<br>aption/extend                                                          | ded data or C<br>ded data or C                                                                                    | GMS data en<br>GMS data en<br>GMS data en                                                 | coding disabl<br>coding enable<br>coding enable        | ed in field 1 (<br>ed in field 2 (           | even)                         |
| lot | 2.                      | - in 525<br>- in 625<br>(reduce<br>Three fi<br>When s | /60 system : be<br>/50 system : be<br>d blanking allo<br>ilters for encodi<br>synchro is lost ( | efore line 20 (SMI<br>efore line 23 (CCI<br>ws preservation of<br>ng : with CKREF<br>frame synchro fla   | tions are to be end<br>PTE) or before line<br>R) or before line 3<br>of analogue Wide 3<br>= 27MHz (Chroma<br>ag (=atfr bit) is low)<br>is bit set to 1, see in<br>plu if ancars equi | 283 (SMPTE)<br>36 (CCIR)<br>Screen Signalling<br>a BW becomes 1.<br>, filred is forced to | 7MHz/1.2MHz, 0.4<br>'0'. See also filre                | 45MHz with sin(x)<br>dq in register 4.       | /x DAC).                      |

- Closed-caption encoding is possible only if encgms equals 0 (see register 4) and if cc2 or cc1 is set to 1.



# **REGISTERS MAPPING AND DESCRIPTION** (continued)

(\*) Default Mode when NRESET Pin is active (LOW level)

#### Register 2 : Configuration 2 (read/write)

| ЛS |                             | 4.4.4                       | t                        | humatan                                            |                                                   | a a luat                                                                     |                          |                | LS           |
|----|-----------------------------|-----------------------------|--------------------------|----------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------|--------------------------|----------------|--------------|
|    | nintrl                      | test                        | auto                     | bursten                                            | sqpix                                             | selrst                                                                       | rstosc                   | valrst1        | valrst0      |
| *) | nintrl<br>0<br>1            |                             | Interla                  | nterlaced Moo<br>aced mode (6<br>nterlaced moo     | 25/50 or 525                                      |                                                                              |                          |                |              |
| *) | testaute<br>0<br>1          | D                           | Color<br>Color           |                                                    | OFF if hard                                       | ntrol<br>ware testauto<br>(100% luma,                                        |                          |                | the value c  |
| *) | burster<br>0<br>1           | 1                           | Burst                    | ninance Burst<br>is turned OFF<br>is enabled       |                                                   | ce output is no                                                              | ot affected by           | this bit       |              |
| *) | sqpix<br>0<br>1             |                             | CĊIR<br>Squai            |                                                    | e (13.5MHz)                                       | <b>Note 2</b> )<br>(pixel with 4:3<br>aspect ratio , p                       |                          |                | ned accordir |
| *) | selrst<br>0<br>1            |                             | Hardv                    | vare reset val                                     | ues for phas                                      | Direct Digital<br>e and increme<br>d (see conten                             | ent of subcarr           | ier oscillator |              |
| *) | rstosc<br>0 to 1<br>0       |                             |                          |                                                    |                                                   | 6 (Direct Digita<br>set for oscillate                                        |                          |                | (see Note 3  |
| *) | valrst1<br>0<br>0<br>1<br>1 | valrst0<br>0<br>1<br>0<br>1 | No res<br>Reset<br>Reset | set on the pha<br>of the oscilla<br>of the oscilla | ase of the os<br>itor with phas<br>itor with phas | of DDFS (see<br>scillator<br>se_value ever<br>se_value ever<br>se_value ever | y 2 fields<br>y 4 fields |                |              |

sqpix update is synchronized to beginning of next frame.

3. rstosc is automatically disabled (rstosc forced to '0') after generation of phase reset pulse; rstosc is active during 1 CKREF period.

4. Phase\_value is the DEFAULT phase or that one loaded in REGISTERS 12,13 and 14.



# **REGISTERS MAPPING AND DESCRIPTION** (continued)

(\*) Default Mode when NRESET Pin is active (LOW level)

## Register 3 : Configuration 3 (read/write)

| MS  | В                                                                                                                                                      |                                                                    |                                                                                                                                                       |                                                                                                                                                                            |                                                                                                                                 |              |      |      | LSB  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------|------|------|------|--|--|--|
|     | cfc1                                                                                                                                                   |                                                                    | cfc0                                                                                                                                                  | dvids                                                                                                                                                                      | dvidc                                                                                                                           | del3         | del2 | del1 | del0 |  |  |  |
| (*) | 0 0<br>0 1<br>1 0                                                                                                                                      |                                                                    |                                                                                                                                                       |                                                                                                                                                                            |                                                                                                                                 |              |      |      |      |  |  |  |
| (*) | dvidsDigitized Video Data Control Select0Software control (see bit dvidc)1Hardware control (Pin EDVID, same role as bit dvidc)                         |                                                                    |                                                                                                                                                       |                                                                                                                                                                            |                                                                                                                                 |              |      |      |      |  |  |  |
| (*) | dvidcDigitized Video Data Multiplexer controlled by software :<br>dvidc is taken into account when dvids = '0'*) 0DVID[8:0] ignored1DVID[8:0] selected |                                                                    |                                                                                                                                                       |                                                                                                                                                                            |                                                                                                                                 |              |      |      |      |  |  |  |
| (*) | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                   | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>0 | + 4 pixel cli<br>+ 3 pixel cli<br>+ 2 pixel cli<br>+ 1 pixel cli<br>+ 0 pixel cli<br>- 1 pixel cli<br>- 2 pixel cli<br>- 3 pixel cli<br>- 4 pixel cli | uma Path wit<br>ock period de<br>ock period de<br>ock period de<br>ock period de<br>ock period del<br>ock period del<br>ock period del<br>ock period del<br>ock period del | lay on luma<br>lay on luma<br>lay on luma<br>lay on luma<br>lay on luma<br>ay on luma<br>ay on luma<br>ay on luma<br>ay on luma | to Chroma Pa | ath  |      |      |  |  |  |

In CCIR601 mode, one pixel clock period is 1/13.5MHz (74.04ns)

In square pixel 525 lines mode, a pixel clock period is 1/12.27MHz (81.5ns) In square pixel 625 lines mode, a pixel clock period is 1/14.75MHz (67.8ns)



(\*) Default Mode when NRESET Pin is active (LOW level)

## Register 4 : Configuration 4 (read/write)

| MS  | B                                                                                                                                                         |                                                  |                                                   |                                                                 |                                                                                 |                                               |                         | LSB                          |  |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------|-------------------------|------------------------------|--|--|--|
|     | softrst                                                                                                                                                   | downcvbs                                         | downys                                            | downc                                                           | enh6osd                                                                         | filredq                                       | encgms                  | vsynsel                      |  |  |  |
| (*) | softrst<br>0<br>1                                                                                                                                         | 0 No reset                                       |                                                   |                                                                 |                                                                                 |                                               |                         |                              |  |  |  |
| (*) | downcvbsDown Mode on 9-bit DAC CVBS0CVBS DAC in normal operation1CVBS DAC input forced to 00000000 to reduce consumption and have lowest analog<br>output |                                                  |                                                   |                                                                 |                                                                                 |                                               |                         |                              |  |  |  |
| (*) | downysDown Mode on 9-bit DAC YS0YS DAC in normal operation1YS DAC input forced to 00000000 to reduce consumption and have lowest analog output            |                                                  |                                                   |                                                                 |                                                                                 |                                               |                         |                              |  |  |  |
| (*) | downcDown Mode on 9-bit DAC C0C DAC in normal operation1C DAC input forced to 00000000 to reduce consumption and have lowest analog output                |                                                  |                                                   |                                                                 |                                                                                 |                                               |                         |                              |  |  |  |
| (*) | enh6osd<br>0<br>1                                                                                                                                         |                                                  |                                                   |                                                                 |                                                                                 |                                               |                         |                              |  |  |  |
| (*) | filredq<br>0<br>1                                                                                                                                         | I and Q co                                       | 0.5MHz Q fil<br>omponents fil<br>oent is filtered | tered with the                                                  | e same templa                                                                   | ate (defined w                                | vith bit filred in      | n register 1)                |  |  |  |
| (*) | encgms<br>0<br>1                                                                                                                                          | 0 CGMS encoding off                              |                                                   |                                                                 |                                                                                 |                                               |                         |                              |  |  |  |
| (*) | vsynsel<br>0<br>1                                                                                                                                         | The VSYN<br>The VSYN<br>can synch<br>to "1" only | NC/ODDEVE                                         | NPin bears a<br>NPin bears a<br>junction with<br>2 set to "1" a | IC/ODDEVEN<br>I frame sync s<br>I field sync pu<br>HSYNC input<br>nd bit mod se | signal "ODDE<br>Ise "VSYNC"<br>t signal. Note | onto which that vsynsel | ne STV0117A<br>should be set |  |  |  |

Notes: 1. softrst bit is automatically reset at I<sup>2</sup>C stop condition, software reset is active during 4 CKREF periods when softrst is activated, all the device is reset as with hardware reset except for the first five I<sup>2</sup>C REGISTERS (control and configurations).
 2. As line and field locations are defined by the same registers for closed-capfon and CGMS data, their encoding is mutually exclusive.



(\*) Default Mode when NRESET Pin is active (LOW level)

## Register 5 : Delay\_msb (read/write)

#### Register 6 : Delay\_Isb (read/write)

MSB

LSB

|            | mee |     |    |    |    |    |    | 208 |
|------------|-----|-----|----|----|----|----|----|-----|
| Register 5 | d11 | d10 | d9 | d8 | d7 | d6 | d5 | d4  |
| Register 6 | d3  | d2  | d1 | d0 | хх | хх | хх | хх  |

Note: When adjustment is needed (DEFAULT values do not fit the application), these delay Registers can be loaded anytime (remember however that a software reset forces the default values).

#### In MASTER mode (mod = 1 or autotest modes) (see Figure 13)

Position of ODDEVEN as output signal is adjusted with reference to analog horizontal sync according to the 2's complement value loaded in these Registers :

The value must be within range : [-1536,+1536].

If it is not the case, the value taken into account is the maximum allowed depending on d11 for sign.

ODDEVEN transition occurs on sample number :

 $(\max \text{ line length} + 1 + \text{delay}(11:0) + 2) \mod [\max \text{ line length}].$ 

Thus, by changing "delay", it is possible to shift the location of ODDEVEN with reference to the analogue video outputs (or equivalently, to the YCRCB input data samples).

d[11:0] is a 2's complement value

- d[11]: when '0' ODDEVEN lags with reference to main sample counter of N (=d[10:0]) samples. ODDEVEN is closer to analog horizontal sync output signal.
- d[11]: when '1' ODDEVEN leads with reference to main sample counter of N (=not d[10:0] + 1) samples. ODDEVEN is further away from analog horizontal sync output signal.

Default value is d[11:4] = 00 hexa, d[3:0], xxxx = 00 hexa, so that ODDEVEN signal toggles when main sample 11-bit-counter value is 003 hexa.

#### In SLAVE mode (mod = 0)

**If sym2 = 0** (VCS/HSYNC is not an input) :

Main sample counter is loaded with value d[10:0] when either VSYNC/ODDEVEN (as input signal), or F signal (extracted from EAV on YCRCB[7:0] input) changes with the programmed transition for the frame beginning.

Main sample counter is loaded with the value:(maxline length + 1 + delay(11:0)) modulo [maxline length], 2 CKREF clock periods after frame synchro input (F or VSYNC/ODDEVEN).

Thus position of analog synchronization output signal can be adjusted with reference to YCRCB[7:0] input data.

Position of ODDEVEN (as output signal, only when in slave by F from YCRCB) is also defined with d[11:0] as in master mode (see Figure 14).

d[11:0] is a 2's complement value

- d[11]: when '0', analog synchronization output signal leads with reference to YCRCB[7:0] input data of N (= d[10:0]) samples.
- d[11]: when '1', analog synchronization output signal lags with reference to YCRCB[7:0] input data of N (= not d[10:0] + 1) samples.
- (\*) Hardware Reset Values :

when sym0 = 0 (synchro by ODDEVEN), DEFAULT value of delay REGISTERS is 0000h

when sym0 = 1 (synchro by F from EAV in YCRCB[7:0]), DEFAULT value of delay REGISTERS is : in 525/60 systems :FE60 hexa (1st byte:254 2nd byte:96)

in 625/50 systems :FEE0 hexa (1st byte:254 2nd byte:224)

With these DEFAULT values, ODDEVEN output signal is the image of timing reference frame transmitted on YCRCB[7:0] input data (EAV decoding))

If sym2 = 1 (VCS/HSYNC = HSYNC is a synchro input with VSYNC/ODDEVEN) :

The allowed values for delay REGISTERS are within range : [-44..-1,0,..+43].

If it is not the case, the value taken into account is the maximum allowed depending on d11 for sign.



38/48

(\*) Default Mode when NRESET Pin is active (LOW level)

## Register 7 : Synchro\_delay\_msb (read/write)

#### Register 8 : Synchro\_delay\_lsb(read/write)

|            | MSB |     |    |    |    |    |    | LSB |
|------------|-----|-----|----|----|----|----|----|-----|
| Register 7 | d11 | d10 | d9 | d8 | d7 | d6 | d5 | d4  |
| Register 8 | d3  | d2  | d1 | d0 | хх | хх | хх | ХХ  |

#### If sym2 = 0 (VCS/HSYNC is a synchro output) :

The synchro\_delay register is used to adjust the position of the VCS/HSYNC and FSYNC output signals with reference to the analog video outputs.

VCS/HSYNC and FSYNC are decoded from a fixed reference value of an auxillary sample counter. It is possible to change the relation between this auxillary counter and the main sample counter, thus causing the VCS/HSYNC and FSYNC locations to be shifted. The synchro\_delay register codes the shift required in terms of clock periods with reference to the default position. Figures 14 and 15 illustrate this default position.

- d[11:0] is the 2's complement value that codes the desired shift, i.e :
- d[11] : when '0', VCS/HSYNC and FSYNC output signals lead with reference to default location by N (= d[10:0]) samples.
- d[11] : when '1', VCS/HSYNC and FSYNC output signals lag with reference to default location by N (= not d[10:0] + 1) samples.

#### If sym2 = 1 (VCS/HSYNC = HSYNC is a synchro input) :

The synchro\_delay register has no effect. In that particular case, the FSYNC output is synchronous with the analog synchronization present in the output analog video signals (Y and CVBS).

The default value of the synchro delay register is 0000 hex, but they should be set to FCE0 hex for direct compatibility with an SGS-THOMSON MPEG application.



(\*) Default Mode when NRESET Pin is active (LOW level)

#### Registers 9-10-11 : Increment for Direct Digital Frequency Synthesizer (read/write)

|             | MSB |     |     |     |     |     |     | LSB |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Register 9  | ХХ  | ХХ  | d21 | d20 | d19 | d18 | d17 | d16 |
| Register 10 | d15 | d14 | d13 | d12 | d11 | d10 | d9  | d8  |
| Register 11 | d7  | d6  | d5  | d4  | d3  | d2  | d1  | d0  |

22-bit increment of sinus ROM address: 1 LSB ~ 6.44Hz in CCIR

7.03Hz in square pixel-625 ~

5.85Hz in square pixel-525 ~

Hardware reset values with reference to standard selected : these values are those selected when selrst bit equals '0', (in that case, content of Registers 9-10-11 is not taken into account).

Moreover, Registers 9-10-11 are never reset and must be explicitly written into to contain sensible information.

|     | Rectangular Pixel                                                        | Mode :                       |                                                                       | Synthesized<br>Subcarrier Frequency                                            | Ref. Clock                         |  |
|-----|--------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------|--|
| (*) | d(21:0): 087C1F<br>d(21:0): 0A8263<br>d(21:0): 087DA5<br>d(21:0): 0879BC | hexa, 688739<br>hexa, 556453 | dec for NTSC M<br>dec for PAL BGHIN<br>dec for PAL N<br>dec for PAL M | f = 3.5795452MHz<br>f = 4.43361875MHz<br>f = 3.5820558MHz<br>f = 3.57561149MHz | 27MHz<br>27MHz<br>27MHz<br>27MHz   |  |
|     | Square Pixel Mode                                                        | :                            |                                                                       | Synthesized<br>Subcarrier Frequency                                            | Ref. Clock                         |  |
|     | d(22:0): 095555<br>d(22:0): 099E63<br>d(22:0): 07C570                    | hexa, 630371                 | dec for NTSC M<br>dec for PAL BGHIN<br>dec for PAL N                  | f = 3.579545MHz<br>f = 4.43361875MHz<br>f = 3.582056MHz                        | 24.5454MHz<br>29.50MHz<br>29.50MHz |  |

These hard-wired values being out of any user register, they cannot be read out from the STV0117A. Note: The value loaded in these registers are taken into account after a software reset with selrst equals '1' (see register 2, bit selrst) (refer to Figure 12).

|             | MSB |     |     |     |     |     |     | LSB |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Register 12 | ХХ  | ХХ  | o21 | o20 | o19 | o18 | o17 | 016 |
| Register 13 | o15 | o14 | o13 | o12 | o11 | o10 | 09  | 08  |
| Register 14 | 07  | 06  | 05  | 04  | о3  | o2  | 01  | 00  |

Hardware reset values with reference to standard selected : these values are those selected when selrst bit equals '0', (in that case, content of Registers 12-13-14 is not taken into account).

Moreover, Registers 12-13-14 are never reset and must be explicitly written into to contain sensible information. Hard-wired values being out of register; they cannot be read out from the STV0117A. The hard-wired values fro phase offset are the following :

Rectangular Pixel Format :

(\*) o(21:0): 1E2DE8 hexa for NTSC M o(21:0): 000F40 hexa for PAL BGHIN, M Square Pixel Format : o(21:0): 000000 hexa for all standards

The recommended values are : 05BFA0 for BGI-N-MPAL and 17F4FF for M-NTSC.

Note: The value loaded in these registers are taken into account after an oscillator reset (bit rstosc of Register 2) with selrst equals '1' (see Register 2, bit selrst).



40/48

(\*) Default Mode when NRESET Pin is active (LOW level)

#### Registers 15-16-17-18-19-20-21-22: Palety (read/write)

|             | MSB |     |     |     |     |     |    | LSB |
|-------------|-----|-----|-----|-----|-----|-----|----|-----|
| Register 15 | y75 | y74 | y73 | y72 | y71 | y70 | хх | ХХ  |
| Register 16 | y65 | y64 | y63 | y62 | y61 | y60 | ХХ | ХХ  |
| Register 17 | y55 | y54 | y53 | y52 | y51 | y50 | ХХ | ХХ  |
| Register 18 | y45 | y44 | y43 | y42 | y41 | y40 | ХХ | ХХ  |
| Register 19 | y35 | y34 | y33 | y32 | y31 | y30 | ХХ | ХХ  |
| Register 20 | y25 | y24 | y23 | y22 | y21 | y20 | ХХ | ХХ  |
| Register 21 | y15 | y14 | y13 | y12 | y11 | y10 | ХХ | ХХ  |
| Register 22 | y05 | y04 | y03 | y02 | y01 | y00 | ХХ | XX  |

## 8 x 6-bit words for Y component

| Y(hexa) | Y(dec)                                                   | Color (100% white to black)                                                                 |
|---------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|
| y7x=EC  | 236                                                      | white                                                                                       |
| y6x=A0  | 160                                                      | yellow                                                                                      |
| y5x=50  | 80                                                       | magenta                                                                                     |
| y4x=40  | 64                                                       | red                                                                                         |
| y3x=84  | 132                                                      | cyan                                                                                        |
| y2x=74  | 116                                                      | green                                                                                       |
| y1x=24  | 36                                                       | blue                                                                                        |
| y0x=10  | 16                                                       | black                                                                                       |
|         | y7x=EĆ<br>y6x=A0<br>y5x=50<br>y4x=40<br>y3x=84<br>y2x=74 | y7x=EC 236<br>y6x=A0 160<br>y5x=50 80<br>y4x=40 64<br>y3x=84 132<br>y2x=74 116<br>y1x=24 36 |

DEFAULT color bar pattern display is from left to right : white, yellow, cyan, green, magenta, red, blue, black

#### Registers 23-24-25-26-27-28-29-30: Paletcr (read/write)

|             | MSB  |      |      |      |      |      |    | LSB |
|-------------|------|------|------|------|------|------|----|-----|
| Register 23 | cr75 | cr74 | cr73 | cr72 | cr71 | cr70 | ХХ | ХХ  |
| Register 24 | cr65 | cr64 | cr63 | cr62 | cr61 | cr60 | ХХ | ХХ  |
| Register 25 | cr55 | cr54 | cr53 | cr52 | cr51 | cr50 | ХХ | ХХ  |
| Register 26 | cr45 | cr44 | cr43 | cr42 | cr41 | cr40 | ХХ | ХХ  |
| Register 27 | cr35 | cr34 | cr33 | cr32 | cr31 | cr30 | ХХ | ХХ  |
| Register 28 | cr25 | cr24 | cr23 | cr22 | cr21 | cr20 | ХХ | ХХ  |
| Register 29 | cr15 | cr14 | cr13 | cr12 | cr11 | cr10 | ХХ | ХХ  |
| Register 30 | cr05 | cr04 | cr03 | cr02 | cr01 | cr00 | ХХ | ХХ  |

8 x 6-bit words for CR component

| (*) DEFAULT value | CR(hexa) | CR(dec) | Color (75% R, G, B) | Ri, Gi, Bi (OSD index inputs) |
|-------------------|----------|---------|---------------------|-------------------------------|
| Register23        | cr7x=80  | 128     | white               | 111                           |
| Register24        | cr6x=8C  | 140     | yellow              | 110                           |
| Register25        | cr5x=C4  | 196     | magenta             | 101                           |
| Register26        | cr4x=D4  | 212     | red                 | 100                           |
| Register27        | cr3x=2C  | 44      | cyan                | 011                           |
| Register28        | cr2x=38  | 56      | green               | 010                           |
| Register29        | cr1x=70  | 112     | blue                | 001                           |
| Register30        | cr0x=80  | 128     | black               | 000                           |
|                   |          |         |                     |                               |



Ri, Gi, Bi (OSD index inputs)

(\*) Default Mode when NRESET Pin is active (LOW level)

#### Registers 31-32-33-34-35-36-37-38: Paletcb (read/write)

|             | MSB  |      |      |      |      |      |    | LSB |
|-------------|------|------|------|------|------|------|----|-----|
| Register 31 | cb75 | cb74 | cb73 | cb72 | cb71 | cb70 | ХХ | ХХ  |
| Register 32 | cb65 | cb64 | cb63 | cb62 | cb61 | cb60 | ХХ | ХХ  |
| Register 33 | cb55 | cb54 | cb53 | cb52 | cb51 | cb50 | ХХ | ХХ  |
| Register 34 | cb45 | cb44 | cb43 | cb42 | cb41 | cb40 | ХХ | ХХ  |
| Register 35 | cb35 | cb34 | cb33 | cb32 | cb31 | cb30 | ХХ | ХХ  |
| Register 36 | cb25 | cb24 | cb23 | cb22 | cb21 | cb20 | ХХ | ХХ  |
| Register 37 | cb15 | cb14 | cb13 | cb12 | cb11 | cb10 | ХХ | ХХ  |
| Register 38 | cb05 | cb04 | cb03 | cb02 | cb01 | cb00 | хх | XX  |

8 x 6-bit words for CB component

| (*) DEFAULT value | CB(hexa) | CB(dec) | Color (75% R, G, B) | Ri, Gi, Bi (OSD index inputs) |
|-------------------|----------|---------|---------------------|-------------------------------|
| Register31        | cb7x=80  | 128     | white               | 111                           |
| Register32        | cb6x=2C  | 44      | yellow              | 110                           |
| Register33        | cb5x=B8  | 184     | magenta             | 101                           |
| Register34        | cb4x=64  | 100     | red                 | 100                           |
| Register35        | cb3x=9C  | 156     | cyan                | 011                           |
| Register36        | cb2x=48  | 72      | green               | 010                           |
| Register37        | cb1x=D4  | 212     | blue                | 001                           |
| Register38        | cb0x=80  | 128     | black               | 000                           |
|                   |          |         |                     |                               |

**Registers 39-40 : cccf1** (read/write) : closed caption characters/extended data for field 1 (see Note) First byte to encode :

| 1           | MSB   |      |      |      |      |      |      | LSB  |  |
|-------------|-------|------|------|------|------|------|------|------|--|
| Register 39 | opc11 | c117 | c116 | c115 | c114 | c113 | c112 | c111 |  |

opc11: odd-parity bit of US-ASCII 7-bit character c11(7:1)

Second byte to encode :

|             | MSB   |      |      |      |      |      |      | LSB  |
|-------------|-------|------|------|------|------|------|------|------|
| Register 40 | opc12 | c127 | c126 | c125 | c124 | c123 | c122 | c121 |

opc12: odd-parity bit of US-ASCII 7-bit character c12(7:1)

Default value : none, but closed captions enabling without loading these registers will issue character NULL. Registers 39-40 are never reset.

Note: There is a one bit rotation when reading the values stored in these registers. If register 39 or 40 contains the following 8 bits : b8.b7.b6.b5.b4.b3.b2.b1, the value read will be : b1.b8.b7.b6.b5b4.b3.b2.



(\*) Default Mode when NRESET Pin is active (LOW level)

# **Registers 41-42 : cccf2** (read/write) : closed caption characters/extended data for field 2 (see Note) First byte to encode :

|             | MSB   |      |      |      |      |      |      | LSB  |  |
|-------------|-------|------|------|------|------|------|------|------|--|
| Register 41 | opc21 | c217 | c216 | c215 | c214 | c213 | c212 | c211 |  |

opc21 : odd-parity bit of US-ASCII 7-bit character c21(7:1)

Second byte to encode :

|             | MSB   |      |      |      |      |      |      | LSB  |  |
|-------------|-------|------|------|------|------|------|------|------|--|
| Register 42 | opc22 | c227 | c226 | c225 | c224 | c223 | c222 | c221 |  |

opc22 : odd-parity bit of US-ASCII 7-bit character c22(7:1)

Default value : none, but closed captions enabling without loading these registers will issue character NULL. Registers 41-42 are never reset.

Note: There is a one bit rotation when reading the values stored in these registers. If register 41 or 42 contains the following 8 bits : b8.b7.b6.b5.b4.b3.b2.b1, the value read will be : b1.b8.b7.b6.b5b4.b3.b2.

**Register 43 : cclif1** (read/write) : closed caption/extended data or CGMS data line insertion for field 1 TV field1 line number where closed caption/extended data or CGMS data is to be encoded is programmable through the following Register :

| MSB |    |    |     |     |     |     | LSB |
|-----|----|----|-----|-----|-----|-----|-----|
| xx  | xx | xx | 114 | l13 | l12 | l11 | l10 |

- 525/60 system : (525-SMPTE line number convention). Only lines 10 through 22 should be used for closed caption or extended data services (line 1 through 9 contain the vertical sync pulses with equalizing pulses).

I1(4:0) = 00000 no line selected for closed caption encoding

I1(4:0) = 000xx do not use these codes

I1(4:0) = 00100 line 10 (SMPTE) selected for encoding

I1(4:0) = 10000 line 22 (SMPTE) selected for encoding

I1(4:0) = others from line 23 upto 37 (SMPTE)

- 625/50 system : (625-CCIR line number convention). Only lines 7 through 23 should be used for closed caption or extended data services.
  - I1(4:0) = 00000 no line selected for closed caption encoding

I1(4:0) = 00001 line 7 (CCIR) selected for encoding

I1(4:0) = 10001 line 23 (CCIR) selected for encoding

I1(4:0) = others from line 24 upto 37 (CCIR)

(\*) DEFAULT value = 01111 line 21 (525/60, 525-SMPTE line number convention) line 21 (625/50, 625-CCIR line number convention)

Note : See also Note 1 concerning "blkli" bit in configuration register 1. See also closed-caption and CGMS encoding chapters.



(\*) Default Mode when NRESET Pin is active (LOW level)

**Register 44 : cc lif2** (read/write) : closed caption/extended data or CGMS data line insertion for field 2 TV field2 line number where closed caption/extended data or CGMS data is to be encoded is programmable through the following Register :

| NOD |    |    |     |     |     |     | LOD |  |
|-----|----|----|-----|-----|-----|-----|-----|--|
| XX  | XX | хх | 124 | 123 | 122 | l21 | 120 |  |

- 525/60 system : (525-SMPTE line number convention). Only lines 273 through 284 should be used for closed caption or extended data services (preceding lines contain the vertical sync pulses with equalizing pulses), although it is possible to program over a wider range.
  - I2(4:0) = 00000 no line selected for closed caption encoding
  - I2(4:0) = 000xx do not use these codes
  - I2(4:0) = 00100 line 273 (SMPTE) selected for encoding
  - I2(4:0) = 01111 line 284 (SMPTE) selected for encoding
  - I2(4:0) = others from line 285 upto 292 (SMPTE)
- 625/50 system : (625-CCIR line number convention). Only lines 319 through 336 should be used for closed caption or extended data services (preceding lines contain the vertical sync pulses with equalizing pulses), although it is possible to program over a wider range.
  - I2(4:0) = 00000 no line selected for closed caption encoding
  - I2(4:0) = 00001 line 319 (CCIR) selected for encoding
  - I2(4:0) = 00010 line 320 (CCIR) selected for encoding
  - I2(4:0) = 10010 line 336 (CCIR) selected for encoding
- l2(4:0) = others from line 337 upto 349 (CCIR)
- (\*) DEFAULT value = 01111 line 284 (525/60, 525-SMPTE line number convention)
  - line 333 (625/50, 625-CCIR line number convention)

Note : See also Note 1 concerning "blkli" bit in configuration register 1. See also closed-capton and CGMS encoding chapters.

#### Registers 45 up to 60 : Reserved Registers

#### Register 61 : chipID (read only) : chip part identification number

| MSB |   |   |   |   |   |   | LSB |  |
|-----|---|---|---|---|---|---|-----|--|
| 0   | 1 | 1 | 1 | 0 | 1 | 0 | 1   |  |

#### Register 62 : revID (read only) : chip revision identification number

| MSB |   |   |   |   |   |   | LSB |
|-----|---|---|---|---|---|---|-----|
| x   | х | Х | Х | х | х | х | х   |

May be used by the manufacturer to indicate revision level of the silicon (the revID register for first revision contains 0000 0010).



(\*) Default Mode when NRESET Pin is active (LOW level)

#### Register 63 : Status (read only)

| MS                                                                                                | В                      |                                                                                   |                                                                                                              |                                                                                                                                                                   |                                                                                                                                                               |                                                                                                                                    |                                                                                     | LSB                                                                                                                     |
|---------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
|                                                                                                   | hok                    | atfr                                                                              | buf2_free                                                                                                    | buf1_free                                                                                                                                                         | fieldct2                                                                                                                                                      | fieldct1                                                                                                                           | fieldct0                                                                            | over_delay                                                                                                              |
| (*)                                                                                               | hok :<br>0<br>1        | multip                                                                            | ning Decodin<br>ble errors<br>error                                                                          | g of odd/ever                                                                                                                                                     | Signal from                                                                                                                                                   | YCRCB (see                                                                                                                         | Note)                                                                               |                                                                                                                         |
| atfr :Frame Synchronization Flag(*)0encoder not synchronized1in slave mode : encoder synchronized |                        |                                                                                   |                                                                                                              |                                                                                                                                                                   |                                                                                                                                                               |                                                                                                                                    |                                                                                     |                                                                                                                         |
| (*)                                                                                               | buf2_free:             | Close<br>is res<br>Regis<br>refere<br>captio<br>bit un<br>Note<br>and is<br>encod | et if the buffer<br>sters 41 and<br>ence signals,<br>on field2 regis<br>til the next fie<br>that this bit is | a is buffered to<br>is temporarily<br>42 (cccf2) are<br>then the buf2<br>ter access mig<br>Id2 closed ca<br>false (reset) w<br>nediately after<br>t pair of bytes | before being of<br>v unavailable.<br>e never writte<br>free bit will<br>ght be tempor<br>ption line occ<br>vhen 2 pairs of<br>one of these<br>is still pendit | butput on the r<br>If the microco<br>en more than<br>always be tru<br>arily forbidder<br>curs.<br>of data bytes a<br>pairs has bee | ontroller can g<br>once betwe<br>le (set). Othe<br>h by resetting<br>re awaiting to | ne ; buf2_free<br>juarantee that<br>en two frame<br>rwise, closed<br>the buf2_free<br>b be encoded,<br>so at that time, |
| (*)                                                                                               | buf1_free:             | Same                                                                              | ed Caption Fie<br>e signification<br>t value = 1 (fr                                                         | of buf2_free l                                                                                                                                                    |                                                                                                                                                               | dition.<br>sed caption of                                                                                                          | f field1.                                                                           |                                                                                                                         |
|                                                                                                   | fieldct[2:0] :<br>000  |                                                                                   | al Field Identif<br>ates field 1                                                                             | ication Numb                                                                                                                                                      | er                                                                                                                                                            |                                                                                                                                    |                                                                                     |                                                                                                                         |
| (*)                                                                                               | <br>111                |                                                                                   | ates field 8<br>t[0] is the odd                                                                              | /even informa                                                                                                                                                     | ation ('0' for o                                                                                                                                              | dd field, '1' fo                                                                                                                   | r even field)                                                                       |                                                                                                                         |
| (*)                                                                                               | over_delay :<br>0<br>1 | no ov                                                                             |                                                                                                              | aded value in                                                                                                                                                     | Registers 5-                                                                                                                                                  |                                                                                                                                    | , but forced                                                                        | to maximum                                                                                                              |

Note: Signal quality detector issued from Hamming decoding on EAV, SAV from YCRCB.

#### Register 64 : Test (read/write)

| MSB |    |    |    |    |    |    | LSB |  |
|-----|----|----|----|----|----|----|-----|--|
| t7  | t6 | t5 | t4 | t3 | t2 | t1 | tO  |  |

Default value is 40 hex (DVID[8:0] is functional input ignored or not according to bits dvids, dvidc in register 3 and/or EDVID Pin). I<sup>2</sup>C registers can be accessed in read mode by writing 60 hex in this register. All other values are reserved and should not be used.

#### Registers 65-66-67-68-69 : Reserved Registers



# STV0117A

## **REGISTERS MAPPING AND DESCRIPTION** (continued)

# Registers 70-71-72 : CGMS (write)

|             | MSB   |       |       |       |       |       |       | LSB   |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Register 70 | ХХ    | ХХ    | ХХ    | ХХ    | bit1  | bit2  | bit3  | bit4  |
| Register 71 | bit5  | bit6  | bit7  | bit8  | bit9  | bit10 | bit11 | bit12 |
| Register 72 | bit13 | bit14 | bit15 | bit16 | bit17 | bit18 | bit19 | bit20 |

| word0A | : | bit1, bit3                             |
|--------|---|----------------------------------------|
| word0B | : | bit4, bit6                             |
| word1  | : | bit7, bit10                            |
| word2  | : | bit11, bit14                           |
| CRC    | : | bit15, bit20 (non internally computed) |

(20 bits according to EIAJ standard CPX 12-04)

Refer to CGMS encoding chapter for more details.



#### **TYPICAL APPLICATION DIAGRAM**



Note : When unused, DVID (8:0), EDVID, FB, Ri, Gi, Bi inputs must be tied to ground (VSSP) ; and CFC input must be tied to VDDp.



## PACKAGE MECHANICAL DATA

44 PINS - PLASTIC CHIP CARRIER



| Dimensions |       | Millimeters |       | Inches |       |       |
|------------|-------|-------------|-------|--------|-------|-------|
|            | Min.  | Тур.        | Max.  | Min.   | Тур.  | Max.  |
| A          | 17.4  |             | 17.65 | 0.685  |       | 0.695 |
| В          | 16.51 |             | 16.65 | 0.650  |       | 0.656 |
| С          | 3.65  |             | 3.7   | 0.144  |       | 0.146 |
| D          | 4.2   |             | 4.57  | 0.165  |       | 0.180 |
| d1         | 2.59  |             | 2.74  | 0.102  |       | 0.108 |
| d2         |       | 0.68        |       |        | 0.027 |       |
| E          | 14.99 |             | 16    | 0.590  |       | 0.630 |
| е          |       | 1.27        |       |        | 0.050 |       |
| e3         |       | 12.7        |       |        | 0.500 |       |
| F          |       | 0.46        |       |        | 0.018 |       |
| F1         |       | 0.71        |       |        | 0.028 |       |
| G          |       |             | 0.101 |        |       | 0.004 |
| М          |       | 1.16        |       |        | 0.046 |       |
| M1         |       | 1.14        |       |        | 0.045 |       |

Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No licence is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1996 SGS-THOMSON Microelectronics - All Rights Reserved

Purchase of I<sup>2</sup>C Components of SGS-THOMSON Microelectronics, conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in a I<sup>2</sup>C system, is granted provided that the system conforms to the I<sup>2</sup>C Standard Specifications as defined by Philips.

#### SGS-THOMSON Microelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.



PLCC44.TBL

ORDER CODE